# UM6845/A/B # CRT Controller ## **Features** - Applications including smart, programmable, intelligent CRT terminals; video games; information display - Alphanumeric, semi-graphic, and full graphic capabilities - Fully programmable via processor data bus with timing generation for almost any alphanumeric screen density - Single +5 volt supply; TTL compatible 1/0; NMOS technology - Hardware scrolling by page, line, or character - Provides CPUs with synchronous signals to external device - Programmable cursor format - Light pen registers and input strobe signal to latch light pen position on screen - Operates without line buffer or external DMA; reading screen memory mutliplexed between CRTC and CPU - Programmable interlace or non-interlace scan - 14-bit display memory reading address width ## General Description The CRTC UM6845/A/B comprises LSI controllers designed to provide interface between microcomputers and raster-scan-type CRT displays. The CRTC belongs to the MC6800 LSI family and is fully compatible with CPUs in both data lines and control lines. Its primary function is to generate timing signals which are necessary for raster-scan type CRT displays according to the specifications programmed by the CPU. ## Pin Configuration ## Absolute Maximum Ratings \* | Supply Voltage, $V_{CC}^{\bullet \bullet}$ | V | |--------------------------------------------|----| | Input Voltage, V <sub>IN</sub> ** | V | | Operating Temperature, T <sub>OPR</sub> | ,C | | Storage Temperature, $T_{STG}$ | ,C | | | | <sup>\*\*</sup>With respect to $V_{SS}$ (SYSTEM GND) ## \*Comments Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability. # D.C. Electrical Characteristics (V<sub>CC</sub> = 51' | Item | Symbol | Test Cond | ditions | Min. | Тур. | Max. | Units | |------------------------------------------|------------------|-------------------------------------------------|---------------------|------|------|-----------------|-------| | Supply Voltage | Vcc | - | 4.75 | 5.0 | 5.25 | ٧ | | | Input Voltage | ٧١٢ | _ | -0.3 | - | 0.8 | V | | | input Voltage | V <sub>IH</sub> | | | 2.0 | _ | V <sub>CC</sub> | V | | Input Leakage Current | I <sub>IN</sub> | V <sub>IN</sub> = 0 - 5.25 V<br>(Except D0 - D) | | -2.5 | _ | 2.5 | μΑ | | Three-State Input<br>Current (Off-State) | 1 <sub>TSI</sub> | $V_{IN} = 0.4 - 2.4$<br>$V_{CC} = 5.25 V (D)$ | | -10 | _ | 10 | μΑ | | Output "High" Voltage | V <sub>OH</sub> | I <sub>LOAD</sub> = 205A<br>(D0 - D7) | 2.4 | _ | _ | V | | | Calput Fig. Voltage | VOH | I <sub>LOAD</sub> = -100μ.<br>(Other Outputs) | A | 2.7 | | | · | | Output "Low" Voltage | V <sub>OL</sub> | I <sub>LOAD</sub> = 1.6mA | | _ | _ | 0.4 | ٧ | | Input Capacitance | 6 | $V_{IN} = 0$ $T_A = 25^{\circ}C$ | D0 - D7 | _ | - | 12.5 | pF | | три Сараспансе | C <sub>IN</sub> | F = 1.0 MHz | Other Inputs | - | _ | 10.0 | pF | | Output Capacitance | Соит | $V_{IN} = 0V$ , $T_A = 25$ °C,<br>f = 1.0 MHz | | _ | _ | 10.0 | pF | | Power Dissipation | PD | T <sub>A</sub> = 25°C, V <sub>CC</sub> | <sub>C</sub> = 5.0V | _ | - | 1000 | mW | # A.C. Characteristics $(V_{CC} = 5V \pm 5\%, T_A = 0^{\circ}C \sim 70^{\circ}C)$ BUS TIMING CHARACTERISTIC MPU READ TIMING\* | Item | Symbol | L | JM6845 | | U | M6845/ | Α. | U | 3 | Units | | |---------------------------|--------------------|------|--------|------|-------|--------|------|------|------|-------|-------| | item | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | | Enable Cycle Time | t <sub>cyc</sub> E | 1.0 | _ | _ | 0.666 | - | _ | 0.5 | _ | _ | μs | | Enable "High" Pulse Width | PWEH | 0.45 | _ | - | 0.280 | _ | _ | 0.22 | _ | _ | μs | | Enable "Low" Pulse Width | PWEL | 0.40 | - | - | 0.280 | _ | _ | 0.21 | _ | _ | μs | | Enable Rise and Fall Time | tEr, tEf | - | - | 25 | _ | - | 25 | - | _ | 25 | μs | | Address Set-up Time | tAS | 140 | _ | - | 140 | _ | _ | 70 | _ | - | ns | | Data Delay Time | <sup>t</sup> DDR | _ | _ | 320 | _ | _ | 200 | - | - | 180 | ns | | Data Hold Time | tн | 10 | _ | - | 10 | - | - | 10 | _ | - | ns | | Address Hold Time | <sup>†</sup> AH | 10 | _ | _ | 10 | _ | _ | 10 | - | _ | ns | | Data Access Time | †ACC | _ | _ | 460 | _ | _ | 360 | - | _ | 250 | ns | <sup>\*</sup> See Fig. 1 ## MPU WRITE TIMING\* | ltem | Symbol | ι | JM6845 | | UI | M6845 | Α | U | Units | | | |---------------------------|--------------------|------|--------|------|-------|-------|------|------|-------|------|--------| | Item | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Oilles | | Enable Cycle Time | t <sub>cyc</sub> E | 1.0 | - | - | 0.666 | - | - | 0.5 | _ | _ | μs | | Enable "High" Pulse Width | PWEH | 0.45 | _ | - | 0.280 | - | - | 0.22 | - | - | μs | | Enable "Low" Pulse Width | PWEL | 0.40 | - | - | 0.280 | - | _ | 0.21 | - | - | μs | | Enable Rise and Fall Time | tEr, tEf | _ | - | 25 | _ | - | 25 | _ | _ | 25 | ns | | Address Set-up Time | tAS | 140 | _ | _ | 140 | _ | _ | 70 | _ | _ | ns | | Data Set-up Time | tDSW | 195 | - | _ | 80 | _ | - | 60 | _ | - | ns | | Data Hold Time | tн | 10 | _ | - | 10 | _ | _ | 10 | - | _ | ns | | Address Hold Time | tдн | 10 | _ | - | 10 | _ | - | 10 | _ | _ | ns | <sup>\*</sup> See Fig. 2 Figure 1. Read Sequence Figure 2. Write Sequence # CRTC SIGNAL TIMING\* | Item | Symbol | Min. | Тур. | Max. | Unit | |------------------------------------|--------------------|------|------|------|------| | Clock Cycle Time | t <sub>cyc</sub> C | 270 | _ | _ | ns | | Clock "High" Pulse Width | PWCH | 130 | - | _ | ns | | Clock "Low" Pulse Width | PWCL | 130 | _ | - | ns | | Rise and Fall Time for Clock Input | tCr, tCf | _ | _ | 20 | ns | | Memory Address Delay Time | DAM | - | _ | 160 | ns | | Raster Address Delay Time | tRAD | _ | - | 160 | ns | | DISPTMG Delay Time | tDTD | _ | _ | 250 | ns | | CUDISP Delay Time | tCDD | _ | - | 250 | ns | | Horizontal Sync Delay Time | tHSD | _ | _ | 200 | ns | | Vertical Sync Delay Time | tVSD | _ | - | 250 | ns | | Light Pen Strobe Pulse Width | PWLPH | 60 | _ | - | ns | | Light Pen Strobe | tLPD1 · | - | - | 70 | ns | | Uncertain Time of Acceptance | tLPD2 | _ | - | 0 | ns | <sup>\*</sup> See Fig. 3; Fig. 4 Figure 3. CRTC Timing Chart Figure 4. LPSTB Input Timing & Display Memory Address is Set Into the Light Pen Register. # Typical CRT Controller Application Block Diagram Figure 5. Typical CRT Controller Application # CRT Screen Format and Time Chart #### REGISTER PROGRAMMED VALUES | Register | Register Name | Specified Value | Programmed (Written) Value | |----------|--------------------------|-------------------------------------|-------------------------------------| | R0 | Horizontal Total | N <sub>ht</sub> +1 | N <sub>ht</sub> | | R1 | Horizontal Displayed | N <sub>hd</sub> | Nhd | | R2 | Horizontal Sync Position | Nhsp+1 | N <sub>hsp</sub> | | R3 | Sync Width | N <sub>vsw</sub> , N <sub>hsw</sub> | N <sub>vsw</sub> , N <sub>hsw</sub> | | R4 | Vertical Total | N <sub>vt</sub> +1 | N <sub>vt</sub> | | R5 | Vertical Total Adjust | N <sub>adj</sub> | N <sub>adj</sub> | | R6 | Vertical Displayed | N <sub>vd</sub> | N <sub>vd</sub> | | R7 | Vertical Sync Position | N <sub>vsp+1</sub> | N <sub>vsp</sub> | | R8 | Interlace & Skew | | | | R9 | Maximum Raster Address | N <sub>r+1</sub> /N <sub>r+2</sub> | N <sub>r</sub> | | R10 | Cursor Start Raster | NCSTART | | | R11 | Cursor End Raster | NCEND | | | R12 | Start Address (H) | 0 | | | R13 | Start Address (L) | 0 | | | R14 | Cursor (H) | | | | R15 | Cursor (L) | | | | R16 | Light Pen (H) | | | | R17 | Light Pen L (L) | | | #### SCREEN FORMAT ## RESTRICTIONS ON PROGRAMMING INTERNAL REGISTER (1) $$0 < N_{hd} < N_{ht} + 1 \le 256$$ (2) $$0 \le N_{vd} \le N_{vt} + 1 \le 128$$ (3) $$0 \le N_{hsp} \le N_{ht}$$ (4) $$0 \le N_{VSD} \le N_{Vt}$$ (5) $$0 \le N_{CSTART} \le N_{CEND} \le N_r$$ (Non-Interlace, Interlace Sync Modes) $0 \le N_{CSTART} \le N_{CEND} \le N_r + 1$ (Interlace Sync & Video Modes) (6) $$2 \le N_r \le 30$$ (7) 3 ≤ N<sub>ht</sub> (Except Non-Interlace Mode) #### CRTC ADDRESSING FOR READING DISPLAY MEMORY Figure 6. Display Memory Addressing (MA0-MA13) Stage Chart Note: The initial MA is determined by the contents of state address register R12/R13. Timing is shown for R12/R13 = 0. Only Non-Interlace-and Interlace Sync Modes are shown. ### CRTC HORIZONTAL TIMING Figure 7. CRTC Horizontal Timing ## CRTC VERTICAL TIMING Figure 8. CRTC Vertical Timing Notes: 1. The odd field is offset ½ horizontal scan time. 2. Vertical sync pulse may be programmed from 1 to 16 scan line times. #### CURSOR DISPLAY TIMING Figure 9. Cursor Timing Notes: 1. Timing is shown for non-interlace and interlace modes. - 2. Cursor Register = N<sub>hd</sub> + 2. - 3. Cursor start = 1. - 4. Cursor end = 3. - 5. R12/R13 = 0 for start address registers. ## Example of Raster Scan Display Fig. 10 shows an example where the same character is displayed in the non-interlace mode, interlace sync mode, and video mode Figure 10. Interlace Control Figure 11. Interface to Display Control Unit Fig. 11 shows the interface between the CRTC and the display control unit. The display control unit is mainly composed of Display Memory, Character Generator, and Video Control circuit. For display memory, 14 Memory Address lines (0-16383) are provided and for character generator, 5 Raster Address lines (0-31) are provided. For the video control circuit, DISPTMG signal is used to control the blank period of video signal. CUDISP signal is used as video signal to display the cursor on the CRT screen. Moreover, HSYNC and VSYNC signals are used as drive signals respectively for CRT horizontal and vertical deflection circuits. Outputs from video control circuit (video signals and sync signals) are provided to CRT display unit to control the deflection and brightness of CRT, and thus characters displayed on the screen. ## Circuitry Standards of Display Control Units Fig. 12 shows a detailed schematic diagram of the display control unit. This diagram shows how to use CUDISP and DISPTMG signals. CUDISP and DISPTMG signals should be latched at least one time at external flip-flop F1 and F2, which creates a one-character delay time, so as to synchronize with the video signal from the parallel-serial converter. A high-speed D-type flip-flop as TTL is used for this purpose. After being delayed at F1 and F2, the DISPTMG signal is OR-ed with output from AND gate. By using this circuitry, blanking of horizontal and vertical retrace time is controlled and the cursor video is mixed with the character video signal. Fig. 12 shows an example in which both display memory and CG can be accessed for horizontal one-character time. A time chart for this case is shown in Fig. 15. This method is used when a few characters need to be displayed horizontally on the screen. When many characters are displayed horizontally on the screen and horizontal one-character time is so short that neither display memory nor CG can be accessed, the circuitry shown in Fig. 13 should be used. In this case, display memory output is latched and the CG is accessed at the next cycle. The time chart in this case is shown in Fig. 16 CUDISP and DISPTMG signals should be provided after being delayed by one-character time by using the skew bit of interface and the skew register (RS). Moreover. when there are troubles in the delay time of MA during horizontal one-character time on high speed display operation, the system shown in Fig. 14 should be adopted. The time chart in this case is shown in Fig. 17 Character video signal is delayed for a two-character time because each MA output and display memory outputs are latched and are made to be in phase with CUDISP and DISPTMG signals by delaying for a two-character time. Table 1 shows the circuitry selection standard of display units. Table 1. Circuitry Standard of Display Control Unit | Case | Relation among t $_{ extsf{CH}}$ , RM and CG | Timing<br>Diagram | Interlace & Skew Register<br>Bit Programming | | | | | | | |------|-------------------------------------------------------------------------------------------|-------------------|----------------------------------------------|----|----|----|--|--|--| | | | Diagram | C1 | CO | D1 | D0 | | | | | 1 | t <sub>CH</sub> > RM Access + CG Access + t <sub>MAD</sub> | Fig. 15 | 0 | 0 | 0 | 0 | | | | | 2 | RM Access + CG Accwss + t <sub>MAD</sub> ≥ t <sub>CH</sub> > RM Access + t <sub>MAD</sub> | Fig. 16 | 0 | 1 | 0 | 1 | | | | | 3 | RM Access + t <sub>MAD</sub> ≥ t <sub>CH</sub> > RM Access | Fig. 17 | 1 | 0 | 1 | 0 | | | | tCH: CHCP Period: tMAD: MA Delay Figure 12. Display Control Unit (1) Figure 13. Display Control Unit (2) Figure 14. Display Control Unit (for high-speed display operation) (3) Figure 15. Time Chart of display Control Unit (1) Figure 16. Time Chart of Display Control Unit (2) Figure 17. Time Chart of Display Unit (3) ## How to Decide Parameters on the CRTC Before the determination of parameters on the CRTC and the dot frequency of crystal, we must check the Specification of CRT Display Unit (Monitor) and the Screen Format. The output signal timing of CRTC, must be in the monitor specification for the normal display. (Such as DISPTMG, HSYNC, VSYNC.). Screen format includes: Example: for non-interlace mode one frame = 60 Hz then one raster line frequency = 60 Hz x [(N<sub>vt</sub> + 1) (N<sub>r</sub> +1) + N<sub>adj</sub>] CLK frequency of CRTC = raster line frequency time frame = $60 \, \text{Hz}$ dot frequency of crystal = $N\alpha \times CLK$ frequency of CRTC are supported as $N\alpha \times CLK$ frequency of CRTC are ( + Na)). (1) Horizontal display characters column number. (N<sub>hd</sub>) (3) Horizontal dot numbers per character. (Dot counter (2) Vertical display row number. (N<sub>vd</sub>) (4) Vertical raster lines per row. $(N_r + 1)$ - $= 60 \text{Hz} \times \left[ (N_{\text{vt}} + 1) (N_{\text{r}} + 1) + N_{\text{adj}} \right] \times \left[ (N_{\text{tt}} + 1) \times N_{\text{adj}} \right] \times \left[ (N_{\text{ht}} + 1) \times N_{\text{c}} \times (N_{\text{ht}} + 1) \right] \times \left[ (N_{\text{tt}} + 1) \times N_{\text{c}} \times (N_{\text{ht}} + 1) \right]$ - \* Relation between RO-R7 is in Figure 18. Figure 18. 3-59 # Pin Description | Pin No. | Symbol | Name | Description | |--------------------------------------------------------|------------------|-----------------------------|----------------------------------------------| | 33, 32, 31, 30<br>29, 28, 27, 26 | D0 -D7 | Data Bus | | | 23 | E | Enable | | | 25 | <del>CS</del> | Chip Select | Processor<br>Interface | | 24 | RS | Register Select | | | 22 | R/W | Read/Write | | | 40 | VSYNC | Vertical Sync | | | 39 | HSYNC | Horizontal Sync | CRT Control | | 18 | DISPTMG | Display Enable | | | 4, 5, 6, 7, 8,<br>9, 10, 11, 12, 13,<br>14, 15, 16, 17 | MAO-MA13 | Reading<br>Memory Addresses | Reading Display Memory / Character Generator | | 38, 37, 36, 35, 34 | RA0-RA4 | Raster Addresses | Addressing | | 19 | CUDISP | Cursor | | | 21 | CLK | Clock | | | 3 | LPSTB | Light Pen Strobe | Other Pins | | 20, 1 | Vcc (+) Vss ( -) | Power | | | 2 | RES | Reset | | #### PROCESSOR INTERFACE The CRTC interfaces to a processor bus on the bidirectional data bus (D0-D7) using $\overline{\text{CS}}$ . RS. E. and R/ $\overline{\text{W}}$ as control signals. #### Data Bus (D0-D7) The bidfrectional data lines (D0-D7) allow data transfers between the CRTC internal register file and the processor. The data bus output drivers are 3-state buffers which remain in the high impedance state except when the processor performs a CRTC read operation. #### Enable (E) The Enable pin is a high impedance TTL/MOS compatible input which enables the data bus input/output buffers and clocks data to and from the CRTC. This signal is usually derived from the processor clock and the high to low transition is the active edge. ## Chip Select (CS) The $\overline{\text{CS}}$ line is a high impedance TTL/MOS compatible input which selects the CRTC, when low, to read or write the internal Register File. This signal should only be active when there is a valid stable address being decoded from the processor. #### Register Select (RS) The RS line is a high impedance TTL/MOS compatible input which selects either the Address Register (RS = "0") or one of the Data Registers (RS = "1") of the internal Register File. ## Read/Write (R/W) The $R/\overline{W}$ line is a high impedance TTL/MOS compatible input which determines whether the internal Register File gets written or read. A write is active at low ("0"). ## CRT CONTROL The CRTC provides Horizontal Sync (HS), Vertical Sync (VS), and Display Enable (DISPTMG) signals. ## Vertical Sync (V SYNC) The TTL compatible output is an active high signal which drives the monitor directly or is fed to Video Processing Logic for composite signal generation. This signal determines the vertical position of the displayed text. ## Horizontal Sync (H SYNC) This TTL compatible output is an active high signal which drives the monitor directly or is fed to Video Processing Logic for composite generation. This signal determines the horizontal position of the displayed text. ## Display Enable (DISPTMG) This TTL compatible output is an active high signal which indicates the CRTC is providing addressing in the active display area. # READING DISPLAY/CHARACTER GENERATOR ADDRESSING The CRTC provides Memory Addresses (MA0·MA13) to scan the display RAM. Also provided are Raster Addresses (RA0·RA4) for the character ROM. ## Reading Memory Addresses (MA0-MA13) These 14 outputs are used to read the display memory. #### Raster Addresses (RA0-RA4) These 5 outputs from the internal Raster Counter address the character ROM for the row of a character. #### OTHER PINS #### Cursor (CUDISP) This output signal indicates the cursor display signal sent to the video processing logic to display in the proper area. #### Clock (CLK) CLK, TTL/MOS compatible input is used to synchronize all CRT control signals. An external dot counter is used to derive this signal which is usually the character rate in an alphanumeric CRT. The active transition is high to low. ## Light Pen Strobe (LPSTB) This high impedance TTL/MOS compatible input latches the current display memory address in the register file. Latching is on the low to high edge and is synchronized internally to character clock. # VCC, Gnd (VCC, VSS) Power Supply Pins. Reset (RES) The RES input is used to reset the CRTC. An input low level on RES forces CRTC into the following status: - (a) All the counters in CRTC are cleared and the device stops the display operation. - (b) All the outputs go to low level. - (c) Control registers in CRTC remain unchanged. This signal is different from other MC 6800 family in the following functions: - (a) RES signal has capability of reset function only when LPSTB is at low level. - (b) The CRTC starts the display operation immediately after the release of RES signal. #### CRTC INTERNAL REGISTER ASSIGNMENT Table 2, CRTC Internal Registers | cs | RS | Ad | dress | Regis | ter | | Register | Basine Sile | Program | | | | | N | ımbe | r of B | its | | | |----|----|----|-------|-------|-----|---|----------|----------------------------|---------------------|------|-------|----------------|----------------|----|------|--------|-----|----|----| | 62 | HS | 4 | 3 | 2 | 1 | 0 | # | Register File | Unit | Read | Write | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | × | х | х | Х | Х | Х | × | - | - | - | _ | 1 | 1 | 1 | | 1 | | 1 | 1 | | 0 | 0 | х | х | X | × | Х | AR | Address Register | . – | No | Yes | | 1 | 1 | | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | R0 | Horizontal Total * | Char. | No | Yes | | | | | | | | | | 0 | 1 | 0 | 0 | 0 | 0 | 1 | R1 | Horizontal Displayed | Char. | No | Yes | | | | | 1 | | | | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | R2 | H. Sync Position* | Char. | No | Yes | | | | | | | | | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | R3 | Sync Width | V-Raster<br>H-Char, | No | Yes | V1 | V1 | V1 | V1 | н | н | н | н | | 0 | 1 | 0 | 0 | 1 | 0 | 0 | R4 | Vertical Total * | Char, Row | No | Yes | 1 | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | R5 | V. Total Adjust | Scan Line | No | Yes | 1 | 1 | 1 | | | | | | | 0 | 1 | 0 | 0 | 1 | 1 | 0 | R6 | Vertical Displayed | Char. Row | No | Yes | | | | | | | | | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | R7 | V. Sync Position* | Char. Row | No | Yes | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | R8 | Interface Mode and<br>Skew | - | No | Yes | C <sub>1</sub> | c <sub>o</sub> | Di | Do | | | 11 | 10 | | 0 | 1 | 0 | 1 | 0 | 0 | 1 | R9 | Max Scan Line Address | Scan Line | No | Yes | | | | | | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | R10 | Cursor Start Raster | Scan Line | No | Yes | 1 | В | Р | | | | | | | 0 | 1 | 0 | 1 | 0 | 1 | 1 | R11 | Cursor End Raster | Scan Line | No | Yes | 1 | 1 | | | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 0 | R12 | Start Address (H) | _ | Yes | Yes | 0 | 0 | | | | | | | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | R13 | Start Address (L) | _ | Yes | Yes | | | | | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | 0 | R14 | Cursor (H) | - | Yes | Yes | 0 | 0 | | | | | | | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | R15 | Cursor (L) | _ | Yes | Yes | | | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | R16 | Light Pen (H) | -5. | Yes | No | 0 | 0 | | | | | | | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | R17 | Light Pen (L) | - | Yes | No | | | | | | | | | Table 2. Shows The Register File In CRTC, The Registers Marked\* (Written Value) = (Specified Value) - 1 ## REGISTER DESCRIPTION ## Address Register (AR) The Address Register is a 5-bit write-only register used as an "indirect" or "pointer" register. Its contents are the address of one of the other 18 registers in the file. When RS and CS are low, the Address Register itself is addressed. When RS is high, the register file is accessed. (see Table 2). ## Horizontal Total Register (R0) This 8 bit Register determines the horizontal frequency of H Sync output. It is the total of displayed plus non-displayed character time units minus one. #### Horizontal Displayed Register (R1) This 8 bit register determines the number of displayed characters per horizontal line. ## Horizontal Sync Position Register (R2) This 8 bit register determines the horizontal sync position on the horizontal line. ## Sync Width Register (R3) | V | V | V | ٧ | н | Н | Н | Н | |---|---|---|---|---|---|---|---| This 8 bit write-only register determines the width of the Vertical Sync (VS) pulse and the Horizontal Sync (HS) pulse. The HS pulse width may be programmed from 1-to-15 character clock periods. The VS pulse width may be programmed from 1-to-16 Raster scan lines. (see Table 3). # Vertical Total Register (R4) and Vertical Total Adjust Register (R5) The vertical frequency of VSYNC is determined by both R4 and R5. The calculated number of character line times is usually an integer plus a fraction to get exactly a 50 or 60 Hz vertical refresh rate. The integer number of Character line times minus one is programmed in the 7 bit write-only Vertical Total Register, the fraction is programmed in the 5 bit write-only Vertical Scan Adjust Register as a number of scan line times. ### Vertical Displayed Register (R6) This 7-bit write-only register specifies the number of displayed character rows on the CRT screen, and is programmed in character row times. Any number smaller than the contents of R4 may be programmed into R6. #### Vertical Sync Position (R7) This 7-bit write-only register controls the position of vertical sync with respect to the reference. It is programmed in character row times. Any number equal to or less than the vertical total (R4) may be used. #### Interlace Mode and Skew Register (R8) | | | - | - | | | | |-------|----|-------|----------------|--|---|----| | $C_1$ | Co | $D_1$ | D <sub>0</sub> | | 1 | 10 | This is a register used to program raster scan mode and skew of CUDISP signals and DISPTMG signals. In the non-interlace mode, the rasters of even number field and odd number field are scan duplicated. In the interlace sync mode, the rasters of odd number field are scanned in the middle of even number fields. Thus, the same character pattern is displayed in both fields. In the interlace sync and video mode, the raster scan method is the same as the interlace sync mode, but it is controlled to display different character patterns in two fields. Skew function is used to delay the output timing of CUDISP and DISPTMG signals such that they are synchronized with serial video output signals. This is due to the time delay from display memory data to serial output character pattern. (see Table 4). Table 3. Sync Width Register | | V | | Pulse Width | | |----|-----------------------|-----------------------|-------------|---------| | 27 | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24 | Unit: H | | 0 | 0 | 0 | 0 | 16H | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | | 1 | 0 | 0 | 0 | 8 | | 1 | 0 | 0 | 1 | 9 | | 1 | 0 | 1 | 0 | 10 | | 1 | 0 | 1 | 1 | 11 | | 1 | 1 | 0 | 0 | 12 | | 1 | 1 | 0 | 1 | 13 | | 1 | 1 | 1 | 0 | 14 | | 1 | 1 | 1 | 1 | 15 | | | H | Pulse Width | | | |-----------------------|-----------------------|-------------|----|----------| | <b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | 21 | 20 | Unit: CH | | 0 | 0 | 0 | 0 | Not Used | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | | 1 | 0 | 0 | 0 | 8 | | 1 | 0 | 0 | 1 | 9 | | 1 | 0 | 1 | 0 | 10 | | 1 | 0 | 1 | 1 | 11 | | 1 | 1 | 0 | 0 | 12 | | 1 | 1 | 0 | 1 | 13 | | 1 | 1 | 1 | 0 | 14 | | 1 | 1 | 1 | 1 | 15 | H: Raster Period CH: Character Clock Period Fable-4. Interlace Mode and Skew Register | Interlace Mode (2 <sup>1</sup> , 2 <sup>0</sup> ) | 11 | 10 | Raster Scan Mode | |-----------------------------------------------------|----------------|----|-----------------------------| | | 0 | 0 | Non-Interlace Mode | | | 1 | 0 | Non-Interlace Mode | | | 0 | 1 | Interlace Sync Mode | | | 1 | 1 | Interlace Sync & Video Mode | | Cursor Skew Bit (2 <sup>7</sup> , 2 <sup>6</sup> ) | C <sub>1</sub> | Co | CUDISP Signal | | | 0 | 0 | Non-Skew | | | 0 | 1 | One-Character Skew | | | 1 | 0 | Two-Character Skew | | | 1 | 1 | Non-Output | | DISPTMG Skew Bit (2 <sup>s</sup> , 2 <sup>4</sup> ) | D <sub>1</sub> | Do | DISPTMG Signal | | | 0 | 0 | Non-Skew | | | 0 | 1 | One-Character Skew | | | 1 | 0 | Two-Character Skew | | | 1 | 1 | Non-Ouptut | ## Maximum Raster Address Register (R9) This is a register used to program maximum raster addresses within 5-bits. This register defines total number of rasters per character including space. This register is programmed as follows. ## For Non-interlace Mode, Interlace Sync Mode Non-Interlace Mode When total number of rasters is RN, (RN-1) shall be programmed. ## For Interlace Sync & Video Mode When total number of rasters is RN, (RN-2) shall be programmed. | n | Total Number of Rasters 5 | |---------------------|-----------------------------------------------------------------------------| | 1 — | Programmed Value N <sub>r</sub> = 4 | | 2 | (The same as displayed total number of rasters) | | 3 | | | 4 ——— | | | Raster Address | | | Interlace Sync Mode | | | 0 | Total Number of Rasters 5 | | | O Programmed Value N <sub>r</sub> = 4 | | 1 | (In the interlace sync mode, total number of rasters in both the even and | | | odd fields is ten. On programming, half of it is defined as total number of | | 2 | rasters). | | | 2 | | 3 ——— | | | | 3 | | 4 | 4 | | Raster Address | | | Interl | 200 | Sync | R, | Video | Mode | |--------|-----|-------|----|--------|--------| | milen | ace | SYLIC | α | V IUEU | INIOUE | | 0 | | Total Number of Rasters 5 | | |---|-------|--------------------------------------------------|-----------------------------| | | <br>1 | Programmed Value N <sub>r</sub> = 3 | | | 2 | | (Total number of rasters is displayed in the eve | en field and the odd field) | | | <br>3 | | | | | | | | #### Cursor Start Raster Register (R10) | BP | | |----|--| |----|--| This is a register used to program the cursor start raster address by lower 5-bits $(2^0 \cdot 2^4)$ and the cursor display mode higher 2-bits $(2^5 \cdot 2^6)$ . (see Table 5). Table 5. Cursor Display Mode | Cursor Display Mode | В | Р | Cursor Display Mode | |------------------------------------|---|---|------------------------| | (2 <sup>6</sup> , 2 <sup>5</sup> ) | 0 | 0 | Non-blink | | | 0 | 1 | Cursor Non-display | | е- | 1 | 0 | Blink, 16 Field Period | | | 1 | 1 | Blink, 32 Field Period | ### Cursor End Raster Register (R11) This is a register used to program to cursor end raster address. ## Start Address Register (R12, R13) These are used to program the first address of refresh memory to read out. Paging and Scrolling is easily performed using this register. This register can be read but the higher 2-bits $(2^6,2^7)$ of R12 are always '0". ## Cursor Register (R14, R15) These two read/write registers store the cursor location. The higher 2-bits $(2^6, 2^7)$ of R14 are always "0". ## Light Pen Register (R16, R17) These read-only registers are used to catch the detection address of the light pen. The higher 2-bits $(2^6,2^7)$ of R16 are always "0". Its value needs to be corrected by software because there is time delay from the address output of the CRTC to the signal input LPSTB pin of the CRTC. In the process raster is lit after the address output and the light pen detects it. # **CRTC** Register Comparison Table # NON-INTERLACE | Register | UM6845R/RA/RB<br>MC6845<br>MC6845*1 | MC6845R<br>HD6845R | UM6845/A/B<br>HD6845S | UM6845E/EA/EB | |----------------------------------|-------------------------------------------|--------------------|--------------------------|-----------------------------------| | R0 Htotal | Total-1 | Total-1 | Total-1 | Total-1 | | R1 Hdisp | Actual | Actual | Actual | Actual | | R2 Hsync | Actual | Actual | Actual | Actual | | R3 Sync Width | Horizontal<br>(& Vertical *1) | Horizontal | Horizontal<br>& Vertical | Horizontal<br>& Vertical | | R4 Vtotal | Total-1 | Total-1 | Total-1 | Total-1 | | R5 Vtotal Adjustment | Any Value | Any Value | Any Value | Any Value | | R6 Vdisp | Any Value | Any Value | Any Value | Any Value | | R7 Vsync | Actual-1 | Actual-1 | Actual-1 | Actual-1 | | R8 B0-B1 | Interlace | Interlace | Interlace | Interlace | | Mode B2<br>Select | _ | - | - | Row/Column or<br>Binary Addr. | | В3 | - | - | = | Shared or<br>Transparent<br>Addr. | | B4 | (Display Enable<br>Skew *1) | | Display Enable<br>Skew | Display Enable<br>Skew | | B5 | (Display Enable<br>Skew *1) | _ | Display Enable<br>Skew | Cursor Skew | | B6 | (Cursor Skew *1) | = | Cursor Skew | RA4/ | | В7 | (Cursor Skew *1) | - | Cursor Skew | Transparent | | R9 Scan Lines | Total-1 | Total-1 | Total-1 | Total-1 | | R10 Cursor Start | Actual | Actual | Actual | Actual | | R11 Cursor End | Actual | Actual | Actual | Actual | | R12/R13 Display Addr. | Write Only<br>Read/Write<br>(MC6845 & *1) | Read/Write | Read/Write | Write Only | | R14/R15 Cursor Position | Read/Write | Read/Write | Read/Write | Read/Write | | R16/R17 Position | Read Only | Read Only | Read Only | Read Only | | R18/R19 Update<br>Addr. Register | N/A | N/A | N/A | Transparent<br>Mode Only | | R31 Dummy Register | N/A | N/A | N/A | Transparent<br>Mode Only | | Status Register | Yes (UM6845R) | No | No | Yes | # CRTC Register Comparison Table (Continued) ## INTERLACE SYNC | Register | UM6845R/RA/RB<br>MC6845<br>MC6845*1 | MC6845R<br>HD6845R | UM6845/A/B<br>HD6845S | UM6845E/EA/EB | |-----------|-------------------------------------|--------------------|-----------------------|--------------------------| | R0 Htotal | Total-1 = Odd<br>or Even | Total-1 = Odd | Total-1 = Odd | Total-1 = Odd<br>or Even | # INTERLACE SYNC AND VIDEO | R4 Vtotal | Total-1 | Total-1 | Total-1 | Total-1 | |------------------|---------------------|----------------------|---------------------|---------------------| | R6 Vdisp | Total | Total/2 | Total | Total | | R7 Vsync | Actual-1 | Actual-1 | Actual-1 | Actual-1 | | R9 Scan Lines | Total-1<br>Odd/Even | Total-1<br>Only Even | Total-1<br>Odd/Even | Total-1<br>Odd/Even | | R10 Cursor Start | Odd/Even | Both Odd | Odd/Even | Odd/Even | | R11 Cursor End | Odd/Even | Both Even | Odd/Even | Odd/Even | | Cclk | 2.5 MHz | 2.5 MHz | 3.7 MHz | 3.7 MHz | # Ordering Information | Part Number | CPU Clock Rate | Package | |-------------|----------------|---------| | UM6845 | 1 MHz | 40L DIP | | UM6845A | 1.5MHz | 40L DIP | | UM6845B | 2MHz | 40L DIP | | | | |