CMOS 8-Bit Microcontroller # TMP88CP77F, TMP88CS77F, TMP88CU77F The TMP88CP77/S77/U77 are the high speed and high performance 8-bit single chip microcomputers. These MCU contain VFT (Vacuum Fluorescent Tube) driver, serial interface, 8-bit AD converter and multi-function timer/counter on a chip. | PART No. | ROM | RAM | PACKAGE | OTP MCU | |------------|---------------------------|------------|---------------------|------------| | TMP88CP77F | 48K × 8 bit + 256 × 8 bit | 1K×8-bit | | | | TMP88CS77F | 64K × 8 bit + 256 × 8 bit | 2K×8-bit | P-QFP100-1420-0.65A | TMP88PU77F | | TMP88CU77F | 96K × 8 bit + 256 × 8 bit | 3K x 8-bit | | | #### **Features** - ◆8-bit single-chip microcomputer TLCS-870/X series microcomputer - interrupt sources: 20 (6 external, 14 internal) - ◆I/O ports: 88 pins - ◆Three 16-bit Timer/Counters - TC1: Timer, Event counter, Pulse width measurement, External trigger timer, Window modes - TC2: Timer, Event counter, Window modes - ETC1: Timer, Event counter, Window mode Minimum resolution:500 μs at 8 MHz Two capture inputs (edge-selectable) Two compare outputs (High/Low/Toggle/Steady output modes) - 8-bit Timer/Counter - TC4: Timer, Event counter, PWM output, Programmable divider output modes - ◆Time Base Timer (Interrupt frequency: 1 Hz to 16384 Hz) - Divider output function (frequency: 1 kHz to 8 kHz) 000707EBA1 - For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions. - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, - personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk - The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. - The information contained herein is subject to change without notice. Purchase of TOSHIBA I<sup>2</sup> C components conveys a license under the Philips I<sup>2</sup> C Patent Rights to use these components in an I<sup>2</sup> C system, provided that the system conforms to the I<sup>2</sup> C Standard Specification as defined by Philips. - **◆**Watchdog Timer - Interrupt source/reset output (programmable) - ◆Two 8-bit Serial Interfaces - With 8 bytes and 32 bytes transmits/receive data buffer - Internal/external serial clock, and 4/8-bit mode - ◆ Serial bus Interface - I2C-bus, 8-bit SIO modes - ◆8-bit successive approximate type AD converter with sample and hold - 12 analog inputs - Conversion time: 23 μs at 8 MHz - ◆ Vacuum Fluorescent Tube Driver (automatic display) - Programmable grid scan - High breakdown voltage ports (max.40 V x 53 bits) - ◆ Dual clock operation - Single/Dual-clock mode - ◆ Five Power saving operating modes - STOP mode: Oscillation stops. Battery/Capacitor back-up. Port output hold/High-impedance. - SLOW mode: Low power consumption operation using low-frequency clock (32.768 kHz) - IDLE1 mode: CPU stops, and Peripherals operate using high-frequency clock. Release by interrupts. - IDLE2 mode: CPU stops, and Peripherals operate using high-and low-frequency clock. Release by interruput. - SLEEP mode: CPU stops, and Peripherals operate using low-frequency clock. Release by interrupts. - ◆Wide operating voltage: 4.5 to 5.5 V at 12.5 MHz / 32.768 kHz, 2.7 to 5.5 V at 32.768 kHz - ◆Emulation Pod: BM87CP77FOA ## Pin Assignments (Top View) P-QFP100-1420-0.65A Note: All VDDs should be connected externally for keeping the same voltage level. # **Block Diagram** # **Pin Function** | Pin Name | I/O | Funct | Function | | | | | |-------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|--|--| | P07 (INT4) | I/O (input) | 8-bit input/output port with latch. | External interrupt input 4 | | | | | | P06 (INT3, OC1) | 1/0 (1/0) | When used as input port, multi function timer/counter, external interrupt input, | External interrupt input 3 or Expansion<br>Timer/Counter compare output 1 | | | | | | P05 (TC1, INT2) | I/O (input) | serial bus interface, the latch must be set to | Timer/Counter 1 input or External interrupt input 2 | | | | | | P04 (OC0, INT1) | I/O (I/O) | <b>"1"</b> . | Expansion Timer/Counter compare output<br>0 or External interrupt input 1 | | | | | | P03 (IC0) | I/O (input) | | Expansion Timer/Counter capture input 0 | | | | | | P02 (IC1, ETC1, SCK3) | 1/0 (1/0) | | Expansion Timer/Counter capture input 1 or Expansion Timer/Counter 1 input or SIO3 serial clock input/output | | | | | | P01 (SCL, SI3) | I/O (I/O) | | I <sup>2</sup> C bus serial clock input/output or SIO3 serial data input | | | | | | P00 (SDA, SO3) | 1/0 (1/0) | | I <sup>2</sup> C bus serial data input/output or SIO3<br>serial data output | | | | | | P17 | I/O | 8-bit programmable input/output ports (tri- | | | | | | | P16 (PWM, PDO, SO0) | I/O (output) | state). Each bit of this port can be individually | 8-bit PWM output or 8-bit programmable divider output or SIO0 serial data output | | | | | | P15 (TC4, SI0) | I/O (input) | configured as an input or an output under software control. | Timer/Counter 4 input or SIO0 serial data input | | | | | | P14 (DVO, <u>SCK0</u> ) | 1/0 (1/0) | When used as serial data input, external | Divider output or SIO0 serial clock input/output | | | | | | P13 | 1/0 | interrupt input, timer/counter input, the input mode is configured. | | | | | | | P12 (SO1, TC2) | I/O (I/O) | When used as divider output, timer/counter S | SIO1 serial data output or Timer/Counter 2 input | | | | | | P11 (SI1, ĪNTŌ) | I/O (input) | output, serial data output, serial clock output, the latch must be set to "1" and the | SIO1 serial data input or External interrupt<br>0 input | | | | | | P10 (SCK1) | 1/0 (1/0) | output mode is configured. | SIO1 serial clock input/output | | | | | | P22 (XTOUT) | I/O (I/O) | 3-bit input/output port with latch. When used as input port, external interrupt | Resonator connectiong pins (32.768 kHz).<br>For inputting external clock, XTIN is used | | | | | | P21 (XTIN) | I/O (input) | input, STOP mode release signal input, the input mode is configured. | and XOUT is opened. | | | | | | P20 (INT5, STOP) | I/O (input) | input mode is comigured. | External interrupt input 5 or STOP mode release signal input | | | | | | P33 to P30 | I/O | 4-bit programmable input/output ports(tristate). Each bit of this port can be individually configured as an input or an output under software control. | | | | | | | P47 (AIN07) to<br>P40 (AIN00) | I/O (input) | 8-bit programmable input/output ports (tri-state). Each bit of this port can be individually configured as an input or an output under software control. When used as analog input, the input mode is configured. | AD converter analog inputs | | | | | | P53 (AIN13) to<br>P50 (AIN10) | I/O (input) | 4-bit programmable input/output ports (tristate). Each bit of this port can be individually configured as an input or an output under software control. When used as analog input, the input mode is configured. | AD converter analog inputs | | | | | | Pin Name | 1/0 | Funct | tion | |---------------------------|---------------|-------------------------------------------------------------------------------------------------|---------------------------------------------| | P67 (V7) to P60 (V0) | I/O (output) | Six 8-bit high breakdown voltage output ports with the latch. | | | P77 (V15) to P70 (V8) | I/O (output) | When used as a VFT driver output, the latch | | | P87 (V23) to<br>P80 (V16) | I/O (output) | must be cleared to "0". | | | P97 (V31) to<br>P90 (V24) | I/O (output) | | | | PD7 (V39) to<br>PD0(V31) | I/O (output) | | VFT driver output | | PE7 (V47) to<br>PE0 (V40) | I/O (output) | | | | PF4 (V52) to<br>PF0 (V48) | I/O (output) | 6-bit high breakdown voltage output ports with the latch. | | | | | When used as a VFT driver output, the latch must be cleared to "0". | | | XIN, XOUT | Input, output | Resonator connecting pins for high-frequency<br>For inputting external clock, XIN is used and X | clock.<br>OUT is opened. | | RESET | 1/0 | Reset signal input or watchdog timer output/a outputed. | ddress-trap-reset output/sistem-clock-reset | | TEST | Input | Test pin for out-going test.Be tied to low. | | | VDD, VSS (Note) | | +5 V, 0 V (GND) | | | VKK | Power Supply | VFT driver power supply | | | VAREF, VASS | | Analog reference voltae inputs (High, Low) | | Note: All VDDs should be connected externally for keeping the same voltage level. 2000-07-19 ## **Operational Description** ## 1. CPU Core FUnctions The CPU core consists of a CPU, a system clock controller, an interrupt controller, and a watchdog timer. This section provides a description of the CPU core, the program memory (ROM), the data memory (RAM), and the reset circuit. ## 1.1 Memory Address Map TLCS-870/X Series, the memory is organized 4 address spaces (ROM, RAM, SFR, and DBR). Figure 1-1 shows the memory address maps of the 88CP77/S77/U77. It uses a memory mapped I/O system, and all I/O registers are mapped in the SFR/DBR address spaces. There are 16 banks of general-purpose registers. Figure 1-1. Memory Address Maps ### **Electrical Characteristics** | Absolute Maximum Rati | Absolute Maximum Ratings | | | | | | |-----------------------|--------------------------|--|--|--|--|--| | PARAMETER | SYMBOL | | | | | | | PARAMETER | SYMBOL | PINS | RATINGS | UNIT | |---------------------------------|---------------------|----------------------------------|----------------------------------------|------| | Supply Voltage (* Note4) | $V_{DD}$ | | - 0.3 to 6.5 | ٧ | | | V <sub>IN1</sub> | P1, P2, P3, P4, P5, XOUT, RESET | - 0.3 to V <sub>DD</sub> + 0.3 | | | Input Voltage | V <sub>IN2</sub> | P0 port (* Note 3) | – 0.3 to 5.5 V | > | | | V <sub>OUT1</sub> | P1, P2, P3, P4, P5, XOUT, RESET | - 0.3 to V <sub>DD</sub> + 0.3 | | | Output Voltage | V <sub>OUT2</sub> | P0 port (* Note 3) | – 0.3 to 5.5 V | ٧ | | | V <sub>OUT3</sub> | Source open drain ports | $V_{DD} - 40 \text{ to } V_{DD} + 0.3$ | | | | I <sub>OUT1</sub> | P0, P1, P2, P3, P4, P5 ports | 3.2 | | | Output Current (Per 1 pin) | I <sub>OUT2</sub> | P6, P7, P80, 81 Ports | <b>– 25</b> | mA | | | I <sub>OUT3</sub> | P82 to P87, P9, PD, PE, PF ports | - 12 | | | | Σ I <sub>OUT1</sub> | P1, P3, P4, P5 ports | - 40 | | | Output Current (Total) | Σ I <sub>OUT2</sub> | P0, P1, P2, P3, P4, P5 ports | 60 | mA | | | Σ Ι <sub>Ουτ3</sub> | P6, P7, P8, P9, PD, PE, PF ports | - 120 | | | Power Dissipation [Topr = 25°C] | PD Note | | 1200 | mW | | Soldering Temperature (time) | Tsld | | 260 (10 s) | ů | | Storage Temperature | Tstg | | - 55 to + 125 | ů | | Operating Temperature | Topr | | - 30 to + 70 | °C | Note 1: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. Note 2: Power Dissipation (PD); For PD, it is necessary to decrease -14.3 mw/°C. Note 3: The P0 port of TMP88CU77 is different from TMP88PU77/CS77/CP77 and has guard diodes built-in VDD side. Therefore, absolute maximum rating of input voltage is "-0.3 to VDD +0.3" volts. Note 4: All VDDs should be connected externally for keeping the same voltage level. Recommended Operating Conditions (V<sub>SS</sub> = 0 V, Topr = -30 to 70°C) | PARAMETER | SYMBOL | PINS | С | CONDITIONS | | Max | UNIT | |--------------------|------------------|-------------------------|----------------------------------------------------|----------------------------------|------------------------|------------------------|----------------| | | | | fc = | NORMAL 1, 2 modes | | | | | | | | 12.5 MHz | IDLE1, 2 modes | | | | | Supply Voltage | $V_{DD}$ | | fs = | SLOW mode | 4.5 | 5.5 | l <sub>v</sub> | | | | | 32.768 kHz | SLEEP mode | | | | | | | | | STOP mode | 2.0 | | | | | V <sub>IH1</sub> | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V<br>V <sub>DD</sub> < 4.5 V | | V <sub>DD</sub> × 0.70 | | | | Input High Voltage | V <sub>IH2</sub> | Hysteresis input | | | V <sub>DD</sub> × 0.75 | $V_{DD}$ | V | | | V <sub>IH3</sub> | | | | V <sub>DD</sub> × 0.90 | | | | | V <sub>IL1</sub> | Except hysteresis input | V >45V | | | V <sub>DD</sub> × 0.30 | | | Input Low Voltage | V <sub>IL2</sub> | Hysteresis input | V <sub>DD</sub> ≧ 4.5 V | | 0 | V <sub>DD</sub> × 0.25 | V | | | V <sub>IL3</sub> | | | V <sub>DD</sub> <4.5 V | | V <sub>DD</sub> × 0.10 | | | cl F | fc | XIN, XOUT | V <sub>DD</sub> | V <sub>DD</sub> = 4.5 V to 5.5 V | | 12.5 | MHz | | Clock Frequency | fs | XTIN, XTOUT | V <sub>DD</sub> | = 2.7 V to 5.5 V | 30.0 | 34.0 | kHz | Note: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to. ### How to calculate power consumption. With the TMP88CP77/S77/U77, a pull-down resistor (Rk = 80 k $\Omega$ typ.) can be built into a VFT driver using mask option (port by port). The share of VFT driver loss (VFT driver output loss + pull-down resistor (Rk) loss) in power consumption Pmax is high. When using a fluorescent display tube with a large number of segments, the maximum power consumption Pd must not be exceeded. power consumption Pmax = operating power consumption + normal output port loss + VFT driver loss #### Where, ``` operating power consumption: VDD x IDD normal power consumption: \Sigma lout2 x 0.4 ``` VFT driver loss: VFT driver output loss + pull-down resistor (Rk) loss #### Example: When Ta = 10 to $50^{\circ}$ c and a fluorescent display tube with segment output = 3 mA, digit output = 15 mA, Vxx = -25 V is used. Operating conditions: $VDD = 5 V \pm 10\%$ , fc = 8 MHz, VFT dimmer time (DIM) = (14/16) x tseq: Power consumption Pmax = (1) + (2) + (3) Where, segments pin = X grid pin = Y, Y = 2 - (1) Operating power consumption: $V_{DD} \times I_{DD} = 5.5 \text{ V} \times 22 \text{ mA} = 121 \text{ mW}$ - (2) Normal output port loss: $\Sigma$ lout2 x 0.4 V = 60 mA x 0.4 V = 24 mW - (3) VFT driver loss: segment pin = 3 mA x 2 V x number of segments X = 6 mW x X digit pin = 15 mA x 2 V x 14/16 (DIM) x number of gridsY = 52.5 mW Rk loss = $(5.5 + 25 \text{ V})^2 / 50 \text{ k}\Omega \text{ x}$ (number of segments X + number of digits Y) = 18.605 mW x (X + 2) Therefore, $Pmax = 121 \text{ mW} + 24 \text{ mW} + 6 \text{ mW} \times X + 52.5 \text{ mW} + 18.605 \text{ mWx} (X + 2) = 234.71 + 24.605X$ Maximum power consumption Pd when $Ta = 50^{\circ}C$ is determined by the following equation: ``` PD = 1200 \text{ mW} - (14.3 \text{ x } 25) = 842.5 \text{ mW} ``` The number of segments X which can be lit is: ``` PD > Pmax 842.5 mW > 234.71 mW + 24.605 X 24.7 > X ``` Thus, a fluorescent display tube with less than 24 segments can be used. If a fluorescent display tube with 24 segments or more is used, either a pull-down resistor must be attached externally, or the number of segments to be lit must be kept to less than 24 by software. D.C. Characteristics $(V_{SS} = 0 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ | PARAMETER | SYMBOL | PINS | CONDITIONS | Min | Тур. | Max | UNIT | |----------------------------------------|------------------|--------------------------------------|----------------------------------------------------------------------|-----|------|-----|------| | Hysteresis Voltage | V <sub>HS</sub> | Hysteresis input | | T - | 0.9 | - | ٧ | | | I <sub>IN1</sub> | TEST | | | | | | | Input Current | I <sub>IN2</sub> | Open drain ports,<br>Tri-state ports | $V_{DD} = 5.5 \text{ V}$ $V_{IN} = 5.5 \text{ V} / 0 \text{ V}$ | - | _ | ± 2 | μA | | | I <sub>IN3</sub> | RESET, STOP | V <sub>IN</sub> = 3.3 V / 0 V | | | | | | | I <sub>IN4</sub> | PD, PE, PF ports (Note3) | | _ | _ | 80 | | | Input Resistance | R <sub>IN2</sub> | RESET | | 100 | 220 | 450 | | | Pull-down Resistance | R <sub>K</sub> | Source open drain ports | $V_{DD} = 5.5 \text{ V}, V_{KK} = -30 \text{ V}$ | 50 | 80 | 110 | kΩ | | | I <sub>LO1</sub> | Sink open drain ports | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V | T - | _ | 2 | | | Output Leakage | I <sub>LO2</sub> | Source open drain ports | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = -32 V | _ | _ | - 2 | 2 μΑ | | Current | I <sub>LO3</sub> | Tri-state ports | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V / 0 V | - | _ | 2 | | | | V <sub>OH2</sub> | Tri-state ports | V <sub>DD</sub> = 4.5 V, I <sub>OH</sub> = -0.7 mA | 4.1 | _ | _ | | | Output High Voltage | V <sub>OH3</sub> | P82 to P87, P9, PD, PE, PF ports | $V_{DD} = 4.5 \text{ V}, I_{OH} = -8 \text{ mA}$ | 2.4 | - | - | V | | Output Low Voltage | V <sub>OL</sub> | Except XOUT | $V_{DD} = 4.5 \text{ V}, I_{OL} = 1.6 \text{ mA}$ | T - | _ | 0.4 | ٧ | | | I <sub>OH1</sub> | P6, P7, P80, P81 ports | | T - | - 30 | _ | | | Output High current | I <sub>OH2</sub> | P82 to P87, P9, PD, PE, PF<br>ports | $V_{DD} = 4.5 \text{ V}, V_{OH} = 2.4 \text{ V}$ | - | - 15 | - | mA | | Supply Current in NORMAL 1, 2 modes | | | $V_{DD} = 5.5 \text{ V}$<br>$V_{IN} = 5.3 \text{ V} / 0.2 \text{ V}$ | _ | 15 | 22 | mA | | modesSupply Current in IDLE 1, 2 modes | | | fc = 12.5 MHz<br>fs = 32.768 kHz | - | 6 | 12 | "" | | Supply Current in<br>SLOW mode | I <sub>DD</sub> | | V <sub>DD</sub> = 3.0 V<br>V <sub>IN</sub> = 2.8 V / 0.2 V | _ | 30 | 60 | | | Supply Current in<br>SLEEP mode | | | fs = 32.768 kHz | _ | 15 | 30 | μA | | Supply Current in<br>STOP mode | | | $V_{DD} = 5.5 \text{ V}$<br>$V_{IN} = 5.3 \text{ V} / 0.2 \text{ V}$ | - | 0.5 | 10 | | Note 1: Typical values show those at Topr = $25^{\circ}$ C, $V_{DD} = 5 V$ . Note 2: Input Current $I_{IN1,IIN3}$ ; The current through resistor is not included, when the input resistor (pull-up/pull-down) is contained. Note 3: Input Current $I_{IN4}$ ; The current when the pull-down register (Rk) is not connected by the mask option. **AD Conversion Characteristics** $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, Topr = -30 \text{ to } 70^{\circ}\text{C})$ | PARAMETER | SYMBOL | CONDITIONS | Min | Тур. | Max | UNIT | |--------------------------|-------------------|-----------------------------------------------------|------------------|------|-------------------|------| | | V <sub>AREF</sub> | | 4.5 | _ | V <sub>DD</sub> | | | Analog Reference Voltage | V <sub>ASS</sub> | | V <sub>SS</sub> | | • | V | | Analog Input Voltage | V <sub>AIN</sub> | | V <sub>ASS</sub> | _ | V <sub>AREF</sub> | V | | Analog Supply Current | I <sub>REF</sub> | V <sub>AREF</sub> = 5.5 V, V <sub>ASS</sub> = 0.0 V | - | 0.5 | 1.0 | mA | | Nonlinearity Error | | V <sub>DD</sub> = 5.0 V, V <sub>SS</sub> = 0.0 V | - | _ | ± 1 | | | Zero Point Error | | V <sub>AREF</sub> = 5.000 V | - | _ | ± 1 | | | Full Scale Error | | V <sub>ASS</sub> = 0.000 V | _ | _ | ± 1 | LSB | | Total Error | | 1 A33 | - | _ | ± 2 | | Note: Total errors includes all errors, except quantization error. A.C. Characteristics $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, Topr = -30 \text{ to } 70^{\circ}\text{C})$ | PARAMETER | SYMBOL | CONDITIONS | Min | Тур. | Max | UNIT | |------------------------------|-------------------------|-------------------------------|-------|------|-------|-------| | | | In NORMAL1, 2 modes | 0.22 | | | | | Machina Cycla Tima | In IDLE 1, 2 modes 0.32 | 0.32 | _ | 10 | μς | | | Machine Cycle Time | tcy | In SLOW mode | 117.5 | | | 422.2 | | | | In SLEEP mode | 117.6 | _ | 133.3 | | | High Level Clock Pulse Width | t <sub>WCH</sub> | For external clock operation | 32 | | | 20 | | Low Level Clock Pulse Width | t <sub>WCL</sub> | (XIN input), fc = 12.5 MHz | 32 | 1 | 1 | ns | | High Level Clock Pulse Width | t <sub>WSH</sub> | For external clock operation | 15.2 | | | μs | | Low Level Clock Pulse Width | t <sub>WSL</sub> | (XTIN input), fs = 32.768 kHz | 13.2 | _ | | و س | Recommended Oscillating Conditions $$(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$$ | | | Oscillation | | | Recommended Constant | | | |-------------------------------|--------------------|-------------|--------|------------------|----------------------|----------------|--| | PARAMETER | Oscillator | Frequency | Recomm | ended Oscillator | C <sub>1</sub> | C <sub>2</sub> | | | | Ceramic Resonator | 12.5 MHz | Murata | CSA12.5MTZ | 30 pF | 30 pF | | | High-frequency<br>Oscillation | | 8 MHz | Murata | CSA8.00MTZ | 30 pF | 30 pF | | | | Crystal Oscillator | 12.5 MHz | NDK | AT-51 | 10 pF | 10 pF | | | Low-frequency<br>Oscillation | Crystal Oscillator | 32.768 kHz | NDK | MX-38T | 15 pF | 15 pF | | (1) High-frequency Oscillation (2) Low-frequency Oscillation Note: An electrical shield by metal shield plate on the surface of IC package should be recommendable in order to prevent the device from the high electric fieldstress applied from CRT (Cathode Ray Tube) for continuous reliable operation. **Typical Characteristics** $(Ta = 25^{\circ}C)$