# TOSHIBA BIPOLAR LINEAR INTEGRATED CIRCUIT SILICON MONOLITHIC # **TA1303AFN** MIXER / OSCILLATOR BUILT-IN FREQUENCY SYNTHESIZER FOR VHF, CATV AND UHF BAND. The TA1303AFN is a single chip which integrates a PLL and a MIX $\cdot$ OSC for VHF, CATV and UHF band. The control data conforms to 3-wire bus and I<sup>2</sup>C bus formats. Bus-SW can be used to easily switch for easy tuner system set-up. Flat, compact package : SSOP30 (0.65 mm pitch) #### **FEATURES** MIX · OSC block VHF · CATV bands : Mixer and Oscillator UHF bands : Mixer and Oscillator • Built-in IF amplifier • Single IF output terminal PLL block Standard bi-directional I<sup>2</sup>C bus format control • 3-wire bus format control • 18-bit and 19-bit automatical discrimination circuit (when 3-wire bus selected) • Tuning amplifier • 4-bit bandswitch drive transistor • 5-levels A / D convertor (when I<sup>2</sup>C bus selected) • Frequency step: 31.25 kHz, 50 kHz and 62.5 kHz (at 4 MHz X'tal used) • 4 programmable chip addresses (when I<sup>2</sup>C bus selected) • Power on reset circuit • 1/4 prescaler Note: These devices are easy to be damaged by high static voltage or electric fields. In regard to this, please handle with care. To input summary items. Weight: 0.17g (Typ.) ## **BLOCK DIAGRAM** ## **TERMINAL FUNCTION** | PIN<br>No. | PIN NAME | FUNCTION | INTERFACE | |------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | 1 | CL / SCL | 3-wire bus : clock data input I <sup>2</sup> C bus : serial clock data input Please refer the description (Table. 1) on page 13. | VCC2 | | 2 | DA / SDA | 3-wire bus :data input I <sup>2</sup> C bus :serial data input /output Please refer the description (Table. 1) on page 13. | V <sub>CC2</sub> 20Ω 1kΩ | | 3 | EN / ADR | 3-wire bus : enable data input 1 <sup>2</sup> C : address select input Please refer the description (Table. 1) on page 13. | V <sub>CC2</sub> (C) (C) (C) (C) (C) (C) (C) (C) (C) (C | | 30 | V <sub>CC3</sub> | This is power supply pin for Band circuits. This can use, from 5 V to 9 V. | 30 VCC3 | | 4<br>5<br>6<br>7 | Band1~Band4 | Output can be controlled by setting the band switch data. U / V band can be switched by setting the band switch data. Please refer the description (Table. 5) on page 21. | DATA I/F DATA I/F GND3 | | PIN<br>No. | PIN NAME | FUNCTION | INTERFACE | |------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | 8 | MIX Output | The output terminal of MIXER. For tuning, connect a tank circuit between pins 8 and 9. | 8 VCC1 SQUARE VCC1 GND2 | | 10 | V <sub>CC1</sub> | This is power supply pin for analog circuit. | _ | | 11 | BUS-SW | A changeover switch of control data. 3-wine bus and standard I <sup>2</sup> C bus are switches by the voltage applied on this pin. Please refer the description (Table. 1, 2) on page 13 and 14. | VCC2 | | 12 | GND1 | This is the ground pin for analog circuit. | _ | | 13 | VHF Input | VHF-RF input. | 3 K.D. 1 | | 14<br>15 | UHF Input | UHF-RF input. It is possible to input either balanced or unbalanced circuit. | (1) (1) (1) (1) (1) (1) (1) (1) (1) (1) | | 16<br>18 | VHF Oscillator | VHF oscillator pins. In case of production abnormal oscillation, connect a resistor between pin 18 and the external capacitor. | V <sub>CC1</sub> (B) (B) (B) (B) (C) (B) (C) (C) (C) (C) (C) (C) (C) (C) (C) (C | | 17 | GND2 | This is the ground pin for analog circuit. | _ | | PIN<br>No. | PIN NAME | FUNCTION | INTERFACE | |------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | 29 | ADC / LOCK | At 3 wire bus mode: this functions as lock detector. If the PLL has locked, the output becomes low. At I <sup>2</sup> C bus mode: this functions as terminal of AD convertor. This converts the input voltages into proper digital data. Please refer the description (Table. 6) on page 21. | C 2 kΩ 100 kΩ 100 kΩ GND3 | ## **MAXIMUM RATINGS (Ta = 25°C)** | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|-------------------------|------| | MIX · OSC Block | V <sub>CC1</sub> | 6 | V | | IWIX OGC BIOCK | f <sub>IN</sub> | 120 | dΒμV | | | V <sub>CC2</sub> | 6 | V | | PLL Block | V <sub>CC3</sub> | 12 | V | | | VBT | 38 | V | | Power Dissipation | PD | 780 [IC only]<br>(Note) | mW | | Operating Temperature | T <sub>opr</sub> | -20 ~85 | °C | | Storage Temperature | T <sub>stg</sub> | <b>−</b> 55 ~150 | °C | Note: When using the device at above $Ta = 25C^{\circ}$ , decrease the power dissipation by 6.3 mW for each increase of 1°C. ## **RECOMMENDED OPERATING CONDITION** | PIN No. | SYMBOL | MIN | TYP. | MAX | UNIT | | |---------|-----------------|------------------|------------------|-----|------|---| | 10 | MIX · OSC block | V <sub>CC1</sub> | 4.5 | 5 | 5.5 | V | | 25 | PLL block | V <sub>CC2</sub> | 4.5 | 5 | 5.5 | V | | 30 | FLL DIOCK | V <sub>CC3</sub> | V <sub>CC2</sub> | _ | 9.9 | V | # ELECTRICAL CHARACTERISTICS PC CHARACTERISTICS (Unless otherwise specified, $V_{CC1} = 5 \text{ V}$ , $V_{CC2} = 5 \text{ V}$ , $V_{CC3} = 9 \text{ V}$ , $Ta = 25C^{\circ}$ ) | CHARACTERIST | TIC . | SYMBOL | TEST<br>CIR-<br>CUIT | BAND | TEST CONDITION | MIN | TYP. | MAX | UNIT | | |--------------------------|----------|---------------------------------|----------------------|------|-----------------------------------------------------------|-----|------|-----|------|--| | David Overhand O | | I <sub>CC1</sub> -1 | | VHF | _ | 24 | 32 | 40 | | | | Power Supply and Current | 1 | I <sub>CC1</sub> - <sup>2</sup> | | UHF | _ | 26 | 34 | 43 | | | | Power Supply and Current | 2 | I <sub>CC2</sub> | | | _ | 12 | 16 | 21 | | | | | | I <sub>CC3</sub> -1 | 1 | _ | Band switch : 1 Band<br>ON<br>IBD = 30 mA (LOAD) | ı | 34 | 36 | mA | | | Power Supply and Current | 3 | I <sub>CC3</sub> - <sup>2</sup> | | _ | Band switch : 2 Band<br>ON<br>IBD = 40 mA (TOTAL<br>LOAD) | I | 48 | 52 | | | | | PIN 8 | V8-V | | VHF | _ | 3.6 | 4.1 | 4.6 | | | | | 1 114 0 | V8-U | | UHF | _ | 3.4 | 3.9 | 4.4 | | | | | PIN 9 | V9-V | | VHF | _ | 3.6 | 4.1 | 4.6 | | | | | 1 114 3 | V9-U | | UHF | _ | 3.4 | 3.9 | 4.4 | | | | | PIN 13 | V13-V | | VHF | _ | 1.8 | 2.1 | 2.4 | | | | | FIN 13 | V13-U | | UHF | _ | 2.0 | 2.2 | 2.5 | | | | | PIN 14 | V14-V | | VHF | _ | 2.0 | 2.2 | 2.5 | | | | | FIIN 14 | V14-U | | UHF | _ | 1.7 | 2.0 | 2.4 | | | | | PIN 15 | V15-V | | VHF | _ | 2.0 | 2.2 | 2.5 | | | | | FIN 15 | V15-U | | UHF | _ | 1.7 | 2.0 | 2.4 | | | | | PIN 16 | V16-V | | VHF | _ | 2.3 | 2.7 | 3.0 | | | | Terminal Voltage | 1 114 10 | V16-U | 1 | UHF | _ | 3.8 | 4.1 | 4.4 | V | | | | PIN 18 | V18-V | | VHF | _ | 1.7 | 2.2 | 2.7 | | | | | FIN IO | V18-U | | UHF | | 2.6 | 2.9 | 3.1 | | | | | PIN 19 | V19-V | | VHF | _ | 2.5 | 2.7 | 2.9 | | | | | FIN 19 | V19-U | | UHF | _ | 2.1 | 2.4 | 2.7 | | | | | PIN 20 | V20-V | | VHF | _ | 1.9 | 2.2 | 2.5 | | | | | PIN 20 | V20-U | | UHF | _ | 1.4 | 1.7 | 2.0 | | | | | DIN 24 | V21-V | 1 | VHF | _ | 1.9 | 2.2 | 2.5 | | | | | PIN 21 | V21-U | | UHF | _ | 1.4 | 1.7 | 2.0 | | | | | DIN 00 | V22-V | 1 | VHF | _ | 2.5 | 2.7 | 2.9 | | | | | PIN 22 | V22-U | 1 | UHF | _ | 2.1 | 2.4 | 2.7 | | | | | PIN 24 | V24 | | _ | | 1.9 | 2.3 | 2.6 | | | # ELECTRICAL CHARACTERISTICS MIX-OSC block (Unless otherwise specified, $V_{CC1} = 5 \text{ V}$ , $V_{CC2} = 5 \text{ V}$ , $V_{CC3} = 9 \text{ V}$ , $Ta = 25C^{\circ}$ ) | CHARACTERIST | IC | SYMBOL | TEST<br>CIR-<br>CUIT | BAND | TEST CONDITION (*) | MIN | TYP. | MAX | UNIT | |-----------------------------------------------|-----------------------------------------|--------|----------------------|------|------------------------------------------------------------------------------------------|-----|------|------|--------| | | | | | VHF | f <sub>RF</sub> = 55.25 MHz | 21 | 24 | 27 | | | Conversion Gain | | 00 | | VHF | f <sub>RF</sub> = 367.25 MHz | 21 | 24 | 27 | ı. | | | (Note 1) | CG | 3 | UHF | f <sub>RF</sub> = 373.25 MHz | 25 | 28 | 31 | dB | | | | | | UHF | f <sub>RF</sub> = 801.25 MHz | 25 | 28 | 31 | | | | | | | VHF | f <sub>RF</sub> = 55.25 MHz | _ | 11 | 13 | | | Noise Figure | | NE | | VHF | f <sub>RF</sub> = 367.25 MHz | _ | 11 | 13 | ı. | | | (Note 2) | NF | 3 | UHF | f <sub>RF</sub> = 373.25 MHz | _ | 8.5 | 11 | dB | | | | | | UHF | f <sub>RF</sub> = 801.25 MHz | _ | 9.5 | 12 | | | | | | | VHF | f <sub>RF</sub> = 55.25 MHz | 6 | 8.5 | _ | | | IF Out Power Level | | | | VHF | f <sub>RF</sub> = 367.25 MHz | 6 | 8.5 | _ | ID 14/ | | | (Note 3) | lFp | 3 | UHF | fRF = 373.25 MHz | 6 | 8.5 | _ | dBmW | | | | | | UHF | f <sub>RF</sub> = 801.25 MHz | 6 | 8.5 | _ | | | | | | | VHF | f <sub>RF</sub> = 55.25 MHz | _ | _ | ±0.5 | | | Conversion Gain Shift | | 00- | 2 | VHF | f <sub>RF</sub> = 367.25 MHz | _ | _ | ±0.5 | 4D | | | (Note 4) | CGs | 3 | UHF | f <sub>RF</sub> = 373.25 MHz | _ | _ | ±0.5 | dB | | | | | | UHF | f <sub>RF</sub> = 801.25 MHz | _ | _ | ±0.5 | | | | | ΔfB | 3 | VHF | f <sub>OSC</sub> = 101 MHz | _ | _ | ±100 | kHz | | Frequency Shift (The PLL is not operating) | | | | VHF | f <sub>osc</sub> = 413 MHz | _ | _ | ±150 | | | (e : == :e ::et epe:ag) | (Note 5) | | | UHF | f <sub>osc</sub> = 419 MHz | _ | _ | ±150 | | | | ( 111 1) | | | UHF | f <sub>osc</sub> = 847 MHz | _ | _ | ±150 | | | | | | | VHF | f <sub>OSC</sub> = 101 MHz | _ | _ | ±100 | | | Switching On Drift (The PLL is not operating) | | ۸۴۰ | 2 | VHF | f <sub>osc</sub> = 413 MHz | _ | _ | ±200 | 1411= | | (e : == :e ::et epe:ag) | (Note 6) | Δfs | 3 | UHF | f <sub>osc</sub> = 419 MHz | _ | _ | ±150 | kHz | | | (************************************** | | | UHF | f <sub>OSC</sub> = 847 MHz | _ | _ | ±200 | | | | | | | VHF | f <sub>D</sub> = 55.25 MHz | 81 | 85 | _ | | | 1% Cross Modulation | | 014 | | VHF | f <sub>D</sub> = 367.25 MHz | 80 | 84 | _ | -ID-A/ | | | (Note 7) | СМ | 3 | UHF | f <sub>D</sub> = 373.25 MHz | 76 | 80 | _ | dBµV | | | | | | UHF | f <sub>D</sub> = 801.25 MHz | 76 | 80 | _ | | | | | | | VHF | f <sub>D</sub> = 55.25 MHz | 49 | 54 | _ | | | 3rd Inter Modulation | | INAO | | VHF | f <sub>D</sub> = 367.25 MHz | 50 | 55 | _ | DD | | | (Note 8) | IM3 | 3 | UHF | f <sub>D</sub> = 373.25 MHz | 38 | 45 | _ | DB | | | | | | UHF | f <sub>D</sub> = 801.25 MHz | 38 | 45 | _ | | | 6-ch Beat | (Note 9) | В6 | 3 | VHF | f <sub>p</sub> = 83.25 MHz<br>f <sub>s</sub> = 87.75 MHz | 49 | 50 | _ | DB | | Prescaler Beat | (Note 10) | Bpre | 3 | VHF | f <sub>osc</sub> = 167 MHz (A-ch),<br>173 MHz(B-ch),<br>179 MHz(C-ch),<br>185 MHz (D-ch) | _ | 13 | 18 | dΒμV | (\*) IF: 45.75 MHz ## PLL block (Unless otherwise specified, $V_{CC1}$ = 5 V, $V_{CC2}$ = 5 V, $V_{CC3}$ = 9 V, Ta = 25C°) | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN | TYP. | MAX | UNIT | |-------------------------------------------------|---------------------|----------------------|------------------------------------------------------|------|------|--------------------------|-------------------| | Bandswitch Drive Current | IBD | 1 | Maximum drive current / 1 port | _ | _ | 30 | mA | | Bandswitch Drive Maximum LOAD | IBD <sub>MAX</sub> | 1 | Maximum total drive current | _ | _ | 50 | mA | | Bandswitch Drive Voltage Drop | VBD<br>Sat | 1 | IBD = 30 mA | _ | 0.15 | 0.2 | ٧ | | Tuning Amplifier Output<br>Voltage (Close Loop) | Vt Out | _ | V <sub>BT</sub> = 33 V, RL = 33 [kΩ] | 0.3 | _ | 33 | V | | Tuning Amplifier<br>Maximum Current | IVt | _ | V <sub>BT</sub> = 33 V | _ | _ | 3 | mA | | X'tal Negative Resistance | XtR | 1 | | 1 | 2.5 | _ | kΩ | | X'tal Operating Range | OSC f <sub>in</sub> | 1 | _ | 3.2 | _ | 4.5 | MHz | | X'tal External Input evel | OSC <sub>in</sub> | 2 | _ | 100 | _ | 1000 | mV <sub>p-p</sub> | | Lock Output Low Voltage | VLKL | 1 | (Lock mode, 3-wire bus mode) | _ | _ | 0.4 | V | | Lock Output High Voltage | VLKH | 1 | (Unlock mode, 3-wire bus mode) | 4.6 | _ | _ | V | | Logic Input Low<br>Voltage | VBsL | 1 | Pins 1 to 3 | -0.3 | _ | 1.5 | ٧ | | Logic Input High<br>Voltage | VBsH | 1 | Pins 1 to 3 | 3 | _ | V <sub>CC2</sub><br>+0.3 | ٧ | | Logic lawy Compant (Logy) | IDel | 1 | Pin 1 | -20 | _ | 10 | | | Logic Input Current (Low) | IBsL | ' | Pin 3 | -55 | _ | -20 | | | Landa lanat Oromant (High) | ID-II | | Pin 1, Pin 2 | -10 | _ | 20 | μA | | Logic Input Current (High) | IBsH | 1 | Pin 3 | 75 | _ | 150 | | | Bus-SW Low Input Voltage | VBIL | 1 | _ | 0 | _ | 0.8 | V | | Bus-SW High Input Vlotage | VBIH | 1 | _ | 4.2 | _ | V <sub>CC2</sub> | V | | Bus-SW Low Current (Low) | IBIL | 1 | _ | -200 | _ | _ | μA | | Bus-SW Low Current (High) | IBIH | 1 | _ | _ | _ | 200 | μA | | Charge Dump Output Current | loha | 1 | CP= [0] | ±30 | ±60 | ±90 | | | Charge Pump Output Current | Ichg | 1 | CP= [1] | ±140 | ±280 | ±420 | μA | | ACK Output Voltage | V <sub>ACK</sub> | 1 | I <sub>SINK</sub> = 3 mA (I <sup>2</sup> C-bus mode) | _ | _ | 0.4 | V | 9 2001-04-16 | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN | TYP. | MAX | UNIT | |--------------------------------------------------|---------------------|----------------------|--------------------------------------------------------|-----|------|------|------| | Set-up Time | Ts | | | 2 | _ | _ | | | Enable Hold Time | T <sub>sL</sub> | | | 2 | _ | _ | | | Next Enable Stop Time | T <sub>NE</sub> | | (2ina ha maada) | 6 | _ | _ | | | Next Clock Stop Time | T <sub>NC</sub> | | (3-wire bus mode) Refer to data timing chart | 6 | _ | _ | μs | | Clock Width | T <sub>c</sub> | | Refer to data tirriing chart | 2 | _ | _ | | | Enable Set-up Time | TL | | | 10 | _ | _ | | | Data Hold Time | T <sub>H</sub> | | | 2 | _ | _ | | | SCL Clock Frequency | f <sub>SCL</sub> | | | 0 | _ | 100 | kHz | | Bus Free Time Between a STOP and START Condition | t <sub>BUF</sub> | | | 4.7 | _ | _ | | | Hold Time (Repeated) START Condition | t <sub>HD;STA</sub> | _ | | 4.0 | _ | _ | | | Low Period of the SCL Clock | t <sub>LOW</sub> | | | 4.7 | _ | _ | μs | | High Period of the SCL Clock | tHIGH | | | 4.0 | _ | _ | | | Set-up Time for a Repeated START Condition | tsu;sta | | (I <sup>2</sup> C bus mode) Refer to data timing chart | 4.7 | _ | _ | | | Data Hold Time | t <sub>HD;DAT</sub> | | _ | 0 | _ | _ | | | Data Set-up Time | t <sub>SU;DAT</sub> | 1 | | 250 | _ | _ | | | Rise Time of both SDA and SCL<br>Signals | t <sub>R</sub> | | | _ | _ | 1000 | ns | | Fall Time of both SDA and SCL<br>Signals | t <sub>F</sub> | | | _ | _ | 300 | | | Set-up Time for STOP Condition | t <sub>SU;STO</sub> | | | 4.0 | _ | _ | μs | Fig.1 3-wire bus data timing chart (Falling edge timing) Fig.2 I<sup>2</sup>C bus data timing chart (Rising edge timing) ## REFERENCE DATA ( $V_{CC1} = 5 \text{ V}, V_{CC2} = 5 \text{ V}, V_{CC3} = 9 \text{ V}, \text{ Ta} = 25 \text{C}^{\circ}$ ) | | | TEST | | | | | | | |-----------------------|------------|--------------|------|-------------------------------------------------------|-----|------|-----|------| | CHARACTERISTIC | SYMBOL | CIR-<br>CUIT | BAND | TEST CONDITION | MIN | TYP. | MAX | UNIT | | | | | VHF | f <sub>osc</sub> = 101 MHz→f <sub>osc</sub> = 173 MHz | _ | 40 | _ | | | Lock Up Time | Lupt | 3 | VHF | f <sub>osc</sub> = 179 MHz→f <sub>osc</sub> = 413 MHz | _ | 60 | ١ | ms | | | | | UHF | fosc = 419 MHz→f <sub>osc</sub> = 847 MHz | _ | 30 | _ | | | | | | VHF | f <sub>RF</sub> = 55.25 MHz (-30 dBmW input) | | 65 | | | | | | | VIII | (CP = [1], fref = 15.625 kHz) | | 00 | | | | | | | VHF | f <sub>RF</sub> = 367.25 MHz (-30 dBmW input) | | 60 | | | | Reference Leak | fref S / I | 3 | VIII | (CP = [1], fref = 15.625 kHz) | | 00 | | dB | | Suppression Level | ilei 371 | 3 | UHF | f <sub>RF</sub> = 373.25 MHz (-30 dBmW input) | | 48 | | uБ | | | | | 5 | (CP = [1], fref = 15.625 kHz) | | 40 | | | | | | | UHF | f <sub>RF</sub> = 801.25 MHz (-30 dBmW input) | | 53 | | | | | | | Orii | (CP = [1], fref = 15.625 kHz) | | 33 | | | | Local Oscillator Leak | | | VHF | f <sub>OSC</sub> = 101 MHz~f <sub>OSC</sub> = 173 MHz | _ | -36 | _ | | | Level (To IF Output) | LOIF | 3 | VHF | f <sub>osc</sub> = 179 MHz~f <sub>osc</sub> = 413 MHz | _ | -36 | _ | dBmW | | [Worst Case] | | | UHF | f <sub>OSC</sub> = 419 MHz~f <sub>OSC</sub> = 847 MHz | _ | -28 | | | #### **TEST CONDITIONS** Note 1: Conversion Gain f<sub>RF</sub> input level = -30 dBmW Note 2: Noise Figure Noise Figure meter used. Note 3: IF Out Power Level Measure IF output level when it is maximum level. Note 4: Conversion Gain Shift The Conversion gain shift is defined as a change in conversion gain when supply voltage varies from $V_{CC}$ = 5 to 4.5 V or from $V_{CC}$ = 5 to 5.5 V. Note 5: Frequency Shift (The PLL is not operating) The frequency shift is defined as a change in oscillator frequency when supply voltage varies from $V_{CC}$ = 5 to 4.5 V or from $V_{CC}$ = 5 to 5.5 V. Note 6: Switching On Drift (The PLL is not operating) Measure frequency change from 2 seconds after switching on to 3 minutes. Note 7: 1% Cross Modulation • fd = fp (fdRF input level = -30 dBmW) fud = fp + 12 MHz 100 kHz, 30%AM Input two signals, and increase the $fud_{RF}$ input level. Measure the fud<sub>RF</sub> input level when the suppression level reaches 56.5 dB. Note 8: 3rd Inter Modulation • fd = fp (fd<sub>RF</sub> input level = -30 dBmW) fud = fp + 1 MHz (fud<sub>RF</sub> input level = −30 dBmW) Input two signals, measure the suppression level. Note 9: 6-ch Beat • fp = 83.25 MHz (fpRF input level = -30 dBmW) • fs = 87.75 MHz (fs<sub>RF</sub> input level = -30 dBmW) Input two signals, measure the suppression level IF output signal between below signals. fudif1 = (fp + fs) - fosc = (83.25 + 87.75) - 129 = 42 MHz fudif2 = $(2 \times fs)$ - fosc = $(2 \times 87.75)$ - 129 = 46.5 MHz Note 10: Prescaler Beat 1 / 4 fosc (A-ch) = 1 / 4 × 167 = 41.75 MHz • 1 / 4 fosc (B-ch) = 1 / 4 × 173 = 43.25 MHz • 1 / 4 fosc (C-ch) = 1 / 4 × 179 = 44.75 MHz • 1 / 4 fosc (D-ch) = 1 / 4 × 185 = 46.25 MHz As for each channel, measure the level to IF output. #### **PLL BLOCK** #### Operation description TA1303AFN can be controlled with either by 3-wire bus or standard I<sup>2</sup>C bus. The 3-wire bus mode is eqvipped with an 18-bit / 19-bit automatic selection circuit. Frequency steps can be switched, depending on the voltage applied to the BUS-SW pin. The $I^2C$ bus conforms to the standard $I^2C$ bus format. The bus supports two-way bus communications control, consisting of WRITE mode where data are received and READ mode where data are transmitted. In READ mode, the voltage applied on the A/D converter input pin can be transmitted and output with 5-level resolution. (This function is only valid when the $I^2C$ bus is selected. When the 3-wire bus is selected, the A/D converter input pin functions as the $\overline{Lock}$ output pin.) Addresses can be set using the hardware bits. 4 programmable addresses are supported. 3-wire bus and standard $I^2C$ bus are switched by the voltage applied on the BUS-SW pin. The power-on reset circuit is built in this product, and the detection voltage is designed about 1.4 V. If it raises to voltage of operation after making it stop for a while near the voltage of a power-on reset circuit of operation at the time of starting of a power supply, a power-on reset circuit may not operate normally. #### **Function chart** #### Table. 1 | PIN NAME | 3-WIRE BUS | I <sup>2</sup> C BUS | |----------|------------------------------|----------------------| | BUS-SW | [OPEN] or [V <sub>CC</sub> ] | [GND] | | CL / SCL | CLOCK INPUT | SCL INPUT | | DA / SDA | DATA INPUT | SDA IN / OUTPUT | | EN / ADR | ENABLE INPUT | ADDRESS | | Lock ADC | Lock | ADC | #### • 3-Wire bus communications control The 3-wire bus uses normal 18-bit and 19-bit data (band switch information and programmable divider information) and 27-bit test data (charge-pump current setting, tuning amplifier on / off, reference frequency divider ratio setting, and testing item functions) are available. 13 The program frequency is sequentially calculated together with normal data and test data. $fosc = fr \times 4 \times N$ fosc: Program frequency fr : Phase comparator reference frequency N : Divider ratio #### (1) Normal data Depending on the voltage (OPEN, VCC) applied on the BUS-SW pin and the transfer DATA bit length, the X'tal divider ratio setting, phase comparator reference frequency, and step frequency of the normal data are as shown in the table below. #### Normal data function table Table. 2 | BUS-SW INPUT | TRANSFER<br>DATA | X'TAL RATIO | REFERENCE<br>FREQUENCY | STEP FREQUENCY | |--------------------|------------------|---------------|------------------------|----------------| | [Vcc] | 18-bit | Cannot be set | _ | _ | | [V <sub>CC</sub> ] | 19-bit | 1 / 320 | 12.5 kHz | 50 kHz | | [OPEN] | 18-bit | 1 / 256 | 15.625 kHz | 62.5 kHz | | [OPEN] | 19-bit | 1 / 512 | 7.8125 kHz | 31.25 kHz | Note 1: The step frequency at 4 MHz (X'tal used) Note 2: During OPEN, automatically set with transmitted bit length (18 ↔ 19 possible) Fig.3 Normal data format (18-bit transmission) Fig.4 Normal data format (19-bit transmission) #### a) 18-bit DATA TRANSMISSION: During a high level of the enable signal, the data is clocked into the register on the falling edge of the clock. Data are latched under the condition that the number of clocks while the enable signal is high is 18bits (the number of clock rising edges is 18). Data are latched on the falling edge of the enable signal. At 18-bit data transfer, N14 of the program divider is always automatically set to [0]; the phase comparator reference frequency divider ratio is set to 1/256. Please refer the description (Fig1. 3-wire bus data timing chart) on page 11. #### b) 19-bit DATA TRANSMISSION: During a high level of the enable signal, the data is clocked into register on the falling edge on the clock. Data are latched under the condition that the number of clocks while the enable signal is high is 19bits (the number of clock rising edges is 19). Data are latched on the falling edge of the enable signal. At 19-bit data transfer, depending on the BUS-SW, the phase comparator reference frequency divider ratio is set to either 1/320 or 1/512. Please refer the description (Fig1. 3-wire bus data timing chart) on page 11. #### (2) TEST MODE In the test mode, the settings can be changed and the function can be checked. Change from the normal mode to the test mode with a 27-bit or more of clocks and data transmission during a high level of the enable signal. The data are latched at the 27th falling edge of the clock signal, validating the previous 27-bit data. The latch timing is the same as normal data. The 4-bit bandswitch data and the programmable divider data are latched at the 20th bit rising edge of the clock signal, and the data is updated. The test data are latched at the 27th bit falling edge of the clock signal, and the data is updated. When the mode is changed from test to normal, RSa changes depending on the data bit length (18 or 19 bits, automatic discrim ination). The data set in RSb in test mode are retained (see the table below). | REFERENCE FREQUENCY<br>DIVIDER RATIO SETTING<br>TEST MODE | DATA<br>TRANSMISSION<br>LENGTH | SET REFERENCE<br>FREQUENCY DIVIDER<br>RATIO | |-----------------------------------------------------------|--------------------------------|---------------------------------------------| | 1 / 256 | 18-bit | 1 / 256 | | 17230 | 19-bit | 1 / 512 | | 1 / 320 | 18-bit | 1 / 320 | | 17 320 | 19-bit | 1 / 320 | | 1 / 512 | 18-bit | 1 / 256 | | 17312 | 19-bit | 1 / 512 | Fig.5 Test data format 16 \*: The data timing is the same as normal data. #### **TEST DATA SPECIFICATIONS** ● B4 ~1 : Band drive data [0] : OFF [1] : ON When band drive data is [1] either Band 1 or Band 2, VHF mode. When band drive data is [0] both Band 1 and Band 2, UHF mode. N14 ~N0 : Programmable counter data CP : Charge-pump output current [0]: $\pm 60 \mu A \text{ (Typ.)}$ [1]: $\pm 280 \mu A \text{ (Typ.)}$ $\bullet$ T<sub>2</sub>, T<sub>1</sub>, T<sub>0</sub>: Test bits • T<sub>2</sub>, T<sub>1</sub>, T<sub>0</sub>: Test mode setting | CHARACTERISTIC | | T <sub>2</sub> | T <sub>1</sub> | T <sub>0</sub> | REMARKS | | |------------------------------|--------------|----------------|----------------------|---------------------|-----------------------------------------------------------|---------------------| | Normal Operation | | 0 | 0 | 1 | _ | | | | OFF 0 1 × CI | | Charge pump is "OFF" | (Check output : NF) | | | | Charge-Pump | Sink | 1 | 1 | 0 | Only charge pump Sink current is "ON" | (Check output : NF) | | | Source | 1 | 1 | 1 | Only charge pump Source current is "ON" | (Check output : NF) | | Reference Signal Output | | 1 | 0 | 0 | Reference signal output : Lock | | | 1 / 2 Counter Divider Output | | 1 | 0 | 1 | 1 / 2 counter output : Lock | | | Phase Comparator Test | | 0 | 0 | 0 | Comparative signal input : DA Reference signal input : CL | (Check output : NF) | × : Don't Care Note: When testing the counter divider output, programmable counter data input is necessary. • Rsa, Rsb : Reference frequency divider ratio select bit. • RSa, RSb: X'tal reference frequency divider ratio select bits. | DIVIDER RATIO | RSa | RSb | |---------------|-----|-----| | 1 / 256 | 1 | 1 | | 1 / 512 | 0 | 1 | | 1 / 320 | × | 0 | × : Don't Care Note: When the mode is changed from test to normal, RSa changes depending on the data bit length (18 or 19 bits, automatic discrimination). The data set in RSb in test mode are retained. • OS : Tuning amplifier control bit [0]: Tuning amp ON (Normal operation)[1]: Tuning amp OFF (High impedance) • × : Don't Care #### • I<sup>2</sup>C Bus communications control The TA1303AFN conforms to standard I<sup>2</sup>C bus format. The $I^2C$ bus mode enables two-way bus communications with the WRITE mode, which receives data, and READ mode, which status data. WRITE and READ modes are set using the last bit (R / W bit) of the address byte. If the last address bit is set to [0], WRITE mode is set; if set to [1], READ mode is set. Addresses can be set using the hardware bits. 4 programmable addresses can be programmed. With this setting, multiple frequency synthesizers can be used in the same I<sup>2</sup>C bus line. The address for the hardware bit setting can be selected by applying voltage to the address setting pin (ADR: Pin 3). An address is selected according to the set bits. When the correct address byte is received, during acknowledgment, serial data (SDA) line is "Low". If WRITE mode is set at this time, when the data byte is programmed, the serial data (SDA) line is "Low" during the next acknowledgment. Please refer the description (Fig2. I<sup>2</sup>C bus data timing chart) on page 11. #### (1) WRITE mode (setting command) When WRITE mode is segment, byte 1 segment the address data; bytes 2 and 3 segment the frequency data; byte 4 segment the divider ratio setting and function setting data; and byte 5 segment the output port data. Data are latched and transferred at the end of, byte 3, byte 4, and byte 5. Bytes 2 and 3 are latched and transferred is done with a two byte set (byte 2 + byte 3). Once a correct address is received and acknowledged, the data type is determined according to [0] or [1] set in the first bit of the next byte. That is, if the first bit is [0], the data are frequency data; if [1], function setting or output port data. Until the I<sup>2</sup>C bus STOP CONDITION is detected, the additional data can be input without transmitting the address again. (EX: Frequency sweep is possible with additional frequency data.) If data transmission is aborted, data programmed before the abort are valid. Byte 1 can set the hardware bit with address data. The hardware bit is set with voltage applied to the address setting pin (ADR: Pin 3). Bytes 2 and 3 are stored in the 15-bit shift register with counter data for the frequency setting, and control the 15-bit programmable counter ratio. The Lock frequency can be calculated in the following formula: $fosc = f_r \times 4 \times N$ fosc: Program frequency fr: Phase comparator reference frequency (Step frequency) N: Counter total ratio $f_r$ is calculated using the crystal oscillator frequency and the reference frequency divider ratio set in byte 4 (control byte). ( $f_r$ = X'tal oscillator frequency / reference frequency divider ratio) The reference frequency divider ratio can be set to, 1/256, 1/512, and 1/320. When using a 4MHz crystal oscillator, fr = 15.625 kHz, 7.8125 kHz, and 12.5 kHz. The step frequency are 62.5 kHz, 31.25 kHz, and 50 kHz. Byte 4 is a control byte used to set functions. Bit 2 (CP) controls the output current of the charge-pump circuit. When bit 2 is set to [0], the output current is set to $\pm 60~\mu A$ ; when set to [1], $\pm 280~\mu A$ . Bit 3 (T2), bit 4 (T1) and bit 5 (T0) are used to set the test mode. They are used to set the charge-pump test, phase comparator reference signal output, and counter divider 1/2 output. Please refer the description (Table. 3) on page 21. Bit 6 (Rsa) and bit 7 (Rsb) are used to set the X'tal reference frequency divider ratios. Please refer the description (Table. 4) on page 21. Bit 8 (OS) is used to set the charge-pump drive amplifier output setting. When bit 8 is set to [0], the output is ON (Normal use); when set to [1]the output is OFF (High impedance). Byte 5 is used to set and control the output port (Bands 1~4). Select [0]for OFF, and [1]for ON. Please refer the description (Table. 5) on page 21. When band switch data is [1]either Band 1 or Band 2, VHF mode. When band switch data is [0]both Band 1 and Band 2, UHF mode. Two output ports can be operation turned on, but be sure to keep the total output current under 50 mA. #### (2) READ mode (status request) When READ mode is set, power-on reset operation status, phase comparator lock detector output status, and 5-level A / D converter pin input voltage status are output to the master device. Bit 1 (POR) indicates the power-on reset operation status. When the power supply of $V_{CC2}$ stops, bit 1 is set to [1]. The conditions for reset to [0] voltage supplied to $V_{CC2}$ is 3 V or higher, transmission is requested in READ mode, and the status is output. (When $V_{CC2}$ is turned on, bit 1 is also set to [1]) Bit 2 (FL) indicates the phase comparator lock status. When locked, [1] is output; when unlocked, [0] is output. Bits 6, 7, and 8 ( $A_2$ , $A_1$ , $A_0$ ) indicate the 5-level A / D converter status. The voltage applied to the A / D converter input pin (pin 29) is output through a 5-level resolution. Please refer the description (Table. 6) on page 21. (EX: The AFT output voltage data can be given to the master device.) ### **DATA FORMAT** ## a) WRITE MODE | | BYTE | MSB | | | | | | | LSB | | |---|-----------------|-----|-----|-----|-----|-----|-----|-----|---------|--------| | 1 | Address Byte | 1 | 1 | 0 | 0 | 0 | MA1 | MA0 | R / W=0 | ACK | | 2 | Divider Byte 1) | 0 | N14 | N13 | N12 | N11 | N10 | N9 | N8 | ACK | | 3 | Divider Byte 2) | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 | ACK(L) | | 4 | Control Byte | 1 | СР | T2 | T1 | T0 | RSa | RSb | os | ACK(L) | | 5 | Band SW Byte | × | × | × | × | B4 | В3 | B2 | B1 | ACK(L) | × : DON'T Care ACK: Acknowledged (L): Latch and transfer timing ### b) READ MODE | | BYTE | MSB | | | | | | | LSB | | |---|--------------|-----|----|---|---|---|-----|-----|---------|-----| | 1 | Address Byte | 1 | 1 | 0 | 0 | 0 | MA1 | MA0 | R / W=1 | ACK | | 2 | Status Byte | POR | FL | 1 | 1 | 1 | A2 | A1 | A0 | _ | × : DON'T Care ACK: Acknowledged ## **DATE SPECIFICATIONS** • MA1, MA0 : Programmable hardware address bits | ADDRESS PIN APPLIED VOLTAGE | MA1 | MA0 | |---------------------------------------------------------|-----|-----| | 0 ~0.1 × V <sub>CC2</sub> | 0 | 0 | | OPEN or 0.2 × V <sub>CC2</sub> ~ 0.3 × V <sub>CC2</sub> | 0 | 1 | | 0.4 × V <sub>CC2</sub> ~ 0.6 × V <sub>CC2</sub> | 1 | 0 | | 0.9 × V <sub>CC2</sub> ~ V <sub>CC2</sub> | 1 | 1 | $\bullet$ N14 ~ N0 : Programmable counter data • CP : Charge-pump output current setting $[0]: \pm 60 \; \mu A \; (Typ.)$ $[1]: \pm 280 \; \mu A \; (Typ.)$ #### Table. 3 • T<sub>2</sub>, T<sub>1</sub>, T<sub>0</sub>: Test mode setting | CHARACTERISTIC | | T <sub>2</sub> | T <sub>1</sub> | T <sub>0</sub> | REMARKS | | |------------------------------|--------|----------------|----------------|----------------|----------------------------------------------------------------|---------------------| | Normal Operation | | 0 | 0 | 1 | _ | | | | OFF | 0 | 1 | × | Charge-pump is "OFF" | (Check output : NF) | | Charge-Pump | Sink | 1 | 1 | 0 | Only charge-pump Sink current is "ON" | (Check output : NF) | | | Source | 1 | 1 | 1 | Only charge-pump Source current is "ON" | (Check output : NF) | | Reference Signal Output | | 1 | 0 | 0 | Reference signal output : ADC | | | 1 / 2 Counter Divider Output | | 1 | 0 | 1 | 1 / 2 counter divider output : ADC | | | Phase Comparator Test | | 0 | 0 | 0 | Comparative signal input : SDA<br>Reference signal input : SCL | (Check output : NF) | ×: DON'T Care Note: When testing the counter divider output, programmable counter data input is necessary. #### Table, 4 $\bullet \;\;$ RSa, RSb : X'tal reference frequency divider ratio select bits. | RSa | RSb | DIVIDER RATIO | | |-----|-----|---------------|--| | 1 | 1 | 1 / 256 | | | 0 1 | | 1 / 512 | | | × | 0 | 1 / 320 | | × : DON'T Care • OS : Tuning amplifier control setting. [0]: Tuning amplifier ON (Normal operation) [1]: Tuning amplifier OFF (High impedance) #### Table. 5 • B4 ~ B1 : BAND switch data [0]: OFF When band drive data is [1] either Band1 or Band2, VHF mode. [1]: ON When band drive data is [0] both Band1 and Band2, UHF mode. • POR : Power-on reset flag [0]: Normal operation [1]: Reset operation • FL : Lock detect flag [0] : Unlocked [1]: Locked • A2, A1, A0: 5-level A / D converter status. #### Table, 6 | ADC PIN APPLIED VOLTAGE | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | |---------------------------------------------------|----------------|----------------|----------------| | 0.60 × V <sub>CC2</sub> ~ V <sub>CC2</sub> | 1 | 0 | 0 | | 0.45 × V <sub>CC2</sub> ~ 0.60 × V <sub>CC2</sub> | 0 | 1 | 1 | | 0.30 × V <sub>CC2</sub> ~ 0.45 × V <sub>CC2</sub> | 0 | 1 | 0 | | 0.15 × V <sub>CC2</sub> ~ 0.30 × V <sub>CC2</sub> | 0 | 0 | 1 | | 0 ~ 0.15 × V <sub>CC2</sub> | 0 | 0 | 0 | \*: Accuracy is ± 0.03 × V<sub>CC2</sub> ## 1<sup>2</sup>C BUS CONTROL SUMMARY The bus control format for TA1303AFN conforms to the Philips $I^2C$ bus control format. S : Start condition P : Stop condition A : Acknowledge #### (1) Start / stop conditions #### (2) Bit transfer ### (3) Acknowledge #### (4) Slave addresses | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | R/W | |----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----| | 1 | 1 | 0 | 0 | 0 | * | * | 0 | Purchase of TOSHIBA I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips ### **TEST CIRCUIT 1** #### DC characteristics ## **TEST CIRCUIT 2** X'tal external input measurement #### **TEST CIRCUIT 3** #### AC characteristics | | LINE<br>DIAMETER | TURN<br>DIAMETER | NUMBER<br>OF TURNS | |----|------------------|------------------|--------------------| | L1 | 0.3 mm | 2.0 mm | 7.5 T | | L2 | 0.3 mm | 2.0 mm | 2.5 T | | L3 | 0.3 mm | 2.5 mm | 2.5 T | L4: 0.9 µH ± 5% Band1/Band2=VHF-L or VHF-H Band3/Band4=UHF-L or FMT 24 2001-04-16 ## [REFERENCE DATA] X'tal External Input Level If it uses not only "TEST CIRCUIT 2" but "Fig.6", please refers to "Graph 1". Fig.6 X'tal External Input Reference Application ## **PACKAGE DIMENSIONS** Weight: 0.17 g (Typ.) ## RESTRICTIONS ON PRODUCT USE 000707EBA - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - The products described in this document are subject to the foreign exchange and foreign trade laws. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. - The information contained herein is subject to change without notice.