

# ST16C1450/51 **UNIVERSAL ASYNCHRONOUS RECEIVER/** TRANSMITTER ( UART)

# DESCRIPTION

The ST16C1450, ST16C1451 series (here on denoted as the 145X) is a universal asynchronous receiver and transmitter (UART). The 145X is foot print compatible to the SSI 73M1550 and SSI 73M2550 UART with one byte FIFO and higher operating speed and lower access time. The 145X provides enhanced UART functions with a modem control interface, independent programmable baud rate generators with clock rates to 1.5 Mbps. Onboard status registers provide the user with error indications and operational status. System interrupts and modem control features may be tailored by external software to meet specific user requirements. An internal loop-back capability allows onboard diagnostics. The 145X is available in a 28-pin PLCC/plastic-DIP, 48-pin TQFP packages. The Baud rate generator can be configured for either crystal or external clock input with the exception of the 28 pin 1451 package. An external clock must be provided for the 28 pin 1451 package. Each package type, with the exception of the 28 pin 1450, provides a buffered reset output that can be controlled through user software. The 145X is fabricated in an advanced CMOS process to achieve low drain power and high speed requirements.

/ / / / / / /

# **FEATURES**

- Pin compatible to SSI 73M1550/2550/Software compatible INS8250, NS16450
- 1.5 Mbps transmit/receive operation (24MHz Max.) with programmable clock control
- Modem control signals (-CTS, -RTS, -DSR, -DTR, -RI. -CD).
- Programmable character lengths (5, 6, 7, 8) with Even, odd, or no parity.
- Four levels of prioritized interrupts, minimize external software interaction
- Software controlled tri-state interrupt outputs
- Provides enhanced 16C450 features for power down and software controllable reset output
- Crystal or external clock input (except 28 pin ST16C1451)
- 460.8 Kbps transmit/receive operation with 7.3728 MHz crystal or external clock source

**ORDERING INFORMATION** 

## PLCC Package



| Part number   | Pin | Package | Operating temperature | Partnumber    | Pin |
|---------------|-----|---------|-----------------------|---------------|-----|
| ST16C1450CP28 | 28  | PDIP    | 0° C to + 70° C       | ST16C1450IP28 | 28  |
| ST16C1450CJ28 | 28  | PLCC    | 0° C to + 70° C       | ST16C1450IJ28 | 28  |
| ST16C1450CQ48 | 48  | TQFP    | 0° C to + 70° C       | ST16C1450IQ48 | 48  |
| ST16C1451CP28 | 28  | PDip    | 0° C to + 70° C       | ST16C1451IP28 | 28  |
| ST16C1451CJ28 | 28  | PLCC    | 0° C to + 70° C       | ST16C1451IJ28 | 28  |
| ST16C1451CQ48 | 48  | TQFP    | 0° C to + 70° C       | ST16C1451IQ48 | 48  |

| Package | Operating temperature |
|---------|-----------------------|
| PDIP    | -40° C to + 85° C     |
| PLCC    | -40° C to + 85° C     |
| TQFP    | -40° C to + 85° C     |
| PDip    | -40° C to + 85° C     |
| PLCC    | -40° C to + 85° C     |
| TQFP    | -40° C to + 85° C     |

### Rev. 3.10

EXAR Corporation, 48720 Kato Road, Fremont, CA 94538 • (510) 668-7000 • FAX (510) 668-7017



#### Figure 1, Package Descriptions, 28 pin, 48 pin ST16C1450/51

### 48 Pin TQFP Package



#### 28 Pin PLCC Package



### 28 Pin Package DIP





Rev. 3.10



Figure 2, Block Diagram





## SYMBOL DESCRIPTION

| Symbol    | 28  | Pin<br>28 | 48                   | Signal<br>type | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------|-----|-----------|----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0        | 21  | 21        | 30                   | Ι              | Address-0 Select Bit Internal register address selection.                                                                                                                                                                                                                                                                                                                                                                             |
| A1        | 20  | 20        | 28                   | I              | Address-1 Select Bit Internal register address selection.                                                                                                                                                                                                                                                                                                                                                                             |
| A2        | 19  | 19        | 27                   | I              | Address-2 Select Bit Internal register address selection.                                                                                                                                                                                                                                                                                                                                                                             |
| CLK       | -   | 12        | -                    | I              | Clock Input This function is associated with 28 pin ST16C1451CJ28 package only. An external clock must be connected to this pin to clock the baud rate generator and internal circuitry (see Programmable Baud Rate Generator).                                                                                                                                                                                                       |
| -CS       | 11  | 11        | 9                    | I              | Chip Select (active low) - A logic 0 on this pin selects the UART I/O for external access. Data can be transferred between the user CPU and the 145X or the 145X and the CPU.                                                                                                                                                                                                                                                         |
| D0-D7     | 1-8 | 1-8       | 43,<br>45-47,<br>3-6 | I/O            | Data Bus (Bi-directional) - These pins are the eight bit, tri-<br>state data bus for transferring information to or from the<br>controlling CPU. D0 is the least significant bit and the first<br>data bit in a transmit or receive serial data stream.                                                                                                                                                                               |
| GND       | 15  | 14        | 19                   | Pwr            | Signal and power ground.                                                                                                                                                                                                                                                                                                                                                                                                              |
| INT       | 18  | 18        | 23                   | Ο              | Interrupt (three state, active high) - This function is associ-<br>ated with UART channel interrupts (INT). INT is enabled<br>when MCR bit-3 is set to a logic 1, interrupts are enabled in<br>the interrupt enable register (IER), and when an interrupt<br>condition exists. Interrupt conditions include: receiver er-<br>rors, available receiver buffer data, transmit buffer empty,<br>or when a modem status flag is detected. |
| -IOR      | 16  | 15        | 20                   | I              | Read strobe. (active low strobe) - A logic 0 transition on this pin will load the contents of an Internal register defined by address bits A0-A2 onto the 145X data bus (D0-D7) for access by an external CPU.                                                                                                                                                                                                                        |
| -IOW      | 14  | 13        | 17                   | I              | Write strobe. (active low strobe) - A logic 0 transition on this                                                                                                                                                                                                                                                                                                                                                                      |
| Rev. 3.10 |     |           |                      |                |                                                                                                                                                                                                                                                                                                                                                                                                                                       |



### SYMBOL DESCRIPTION

| Symbol | 28 | Pin<br>28 | 48 | Signal<br>type | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|----|-----------|----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |    |           |    |                | pin will transfer the contents of the data bus (D0-D7) from<br>the external CPU to an internal register that is defined by<br>address bits A0-A2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RESET  | 24 | 24        | 33 | I              | Reset. (active high) - A logic 1 on this pin will reset the internal registers and all the outputs (Also see signal RST). The UART transmitter output and the receiver input will be disabled during reset time. (See 145X External Reset Conditions for initialization details.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RST    | -  | 17        | 22 | Ο              | Reset output (active high). This function is associated with<br>the 28 pin ST16C1451 and the 48 pin ST16C1450/51<br>packages only. This function provides a buffered RESET<br>output that operates in two modes. The modes are config-<br>ured by IER bit-5. When IER bit-5 is a logic 0, the standard<br>reset mode is selected and RST will follow the logical state<br>of the RESET pin (see RESET). When IER bit-5 is a logic<br>1, the special mode is selected. During special mode<br>operation, the user may send software (SOFT) resets via<br>MCR bit-2. This is useful when the user desires the capabil-<br>ity of resetting an externally connected device only. During<br>special mode operation, soft resets from MCR bit 2 are<br>"OR'd" with the state of the input pin, RESET. Therefore<br>both reset types will be seen at the RST pin. |
| VCC    | 28 | 28        | 41 | Pwr            | Power supply input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| XTAL1  | 12 | -         | 15 | Ι              | Crystal or External Clock Input - This function is associated with all packages types except the 28 pin ST16C1451, which must have external clock (see CLK). Functions as a crystal input or as an external clock input. A crystal can be connected between this pin and XTAL2 to form an internal oscillator circuit. This configuration requires an external 1 M $\Omega$ resistor between the XTAL1 and XTAL2 pins. Alternatively, an external clock can be connected to this pin to provide custom data rates (see Baud Rate Generator Programming).                                                                                                                                                                                                                                                                                                    |
| XTAL2  | 13 | -         | 16 | 0              | Output of the Crystal Oscillator or Buffered Clock - (See also XTAL1) This function is associated with all packages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Rev. 3.10



## SYMBOL DESCRIPTION

| Symbol |    | Pin |    | Signal | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------|----|-----|----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 28 | 28  | 48 | type   |                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|        |    |     |    |        | types except the 28 pin ST16C1451. The crystal oscillator output or buffered clock output should be left open if an external clock is connected to XTAL1.                                                                                                                                                                                                                                                                             |
| -CD    | 27 | 27  | 40 | I      | Carrier Detect (active low) - A logic 0 on this pin indicates that a carrier has been detected by the modem.                                                                                                                                                                                                                                                                                                                          |
| -CTS   | 25 | 25  | 34 | I      | Clear to Send (active low) - A logic 0 on the -CTS pin<br>indicates the modem or data set is ready to accept transmit<br>data from the 145X. Status can be tested by reading MSR<br>bit-4. This pin has no effect on the UART's transmit or<br>receive operation.                                                                                                                                                                     |
| -DSR   | 26 | 26  | 39 | I      | Data Set Ready (active low) - A logic 0 on this pin indicates<br>the modem or data set is powered-on and is ready for data<br>exchange with the UART. This pin has no effect on the<br>UART's transmit or receive operation.                                                                                                                                                                                                          |
| -DTR   | 23 | 23  | 32 | Ο      | Data Terminal Ready (active low) - A logic 0 on this pin<br>indicates that the 145X is powered-on and ready. This pin<br>can be controlled via the modem control register. Writing a<br>logic 1 to MCR bit-0 will set the -DTR output to logic 0,<br>enabling the modem. This pin will be a logic 1 after writing<br>a logic 0 to MCR bit-0, or after a reset. This pin has no effect<br>on the UART's transmit or receive operation. |
| -RI    | 17 | 16  | 21 | I      | Ring Indicator (active low) - A logic 0 on this pin indicates the modem has received a ringing signal from the telephone line. A logic 1 transition on this input pin will generate an interrupt.                                                                                                                                                                                                                                     |
| -RTS   | 22 | 22  | 31 | Ο      | Request to Send (active low) - A logic 0 on the -RTS pin<br>indicates the transmitter has data ready and waiting to send.<br>Writing a logic 1 in the modem control register (MCR bit-1)<br>will set this pin to a logic 0 indicating data is available. After<br>a reset this pin will be set to a logic 1. This pin has no effect<br>on the UART's transmit or receive operation.                                                   |
| RX     | 9  | 9   | 7  | I      | Receive Data - This input is associated with individual serial channel data to the 145X receive input circuit. The RX signal                                                                                                                                                                                                                                                                                                          |

Rev. 3.10





### SYMBOL DESCRIPTION

| Symbol | 28 | Pin<br>28 | 48 | Signal<br>type | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|----|-----------|----|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| тх     | 10 | 10        | 8  | Ο              | <ul> <li>will be a logic 1 during reset, idle (no data), or when the transmitter is disabled. During the local loop-back mode, the RX input pin is disabled and TX data is connected to the UART RX Input, internally.</li> <li>Transmit Data (A-B) - This output is associated with individual serial transmit channel data from the 145X. The TX signal will be a logic 1 during reset, idle (no data), or when the transmitter is disabled. During the local loop-back mode, the TX output pin is disabled and TX data is internally connected to the UART RX Input.</li> </ul> |

All unused input pins should be tied to VCC or GND.







#### **GENERAL DESCRIPTION**

The 145X provides serial asynchronous receive data synchronization, parallel-to-serial and serial-to-parallel data conversions for both the transmitter and receiver sections. These functions are necessary for converting the serial data stream into parallel data that is required with digital data systems. Synchronization for the serial data stream is accomplished by adding start and stops bits to the transmit data to form a data character (character orientated protocol). Data integrity is insured by attaching a parity bit to the data character. The parity bit is checked by the receiver for any transmission bit errors. The electronic circuitry to provide all these functions is fairly complex especially when manufactured on a single integrated silicon chip. The 145X represents such an integration with greatly enhanced features. The 145X is fabricated with an advanced CMOS process.

The 145X is an upward solution that is designed to work with high speed modems and shared network environments, that require fast data processing time. Increased performance is realized in the 145X by providing higher operating speed and lower access time. This allows the external processor to handle more networking tasks within a given time. The improved performance reduces the bandwidth requirement for the external controlling CPU, increasing performance, and reducing power consumption.

The 145X is capable of operation to 1.5Mbps with a 24 MHz clock input. With a crystal or external clock input of 7.3728 MHz the user can select data rates up to 460.8 Kbps. Internal crystal clock operation is not available on the 28 pin ST16C1451.

The rich feature set of the 145X is available through internal registers. Selectable TX and RX baud rates, and modem interface controls are all standard features. Following a power on reset or an external reset, the 145X is software compatible with the, ST16C450.

#### FUNCTIONAL DESCRIPTIONS

#### **UART Functions**

The UART provides the user with the capability to Bidirectionally transfer information between an external CPU, the 145X package, and an external serial device. A logic 0 on the chip select pin -CS allows the user to configure, send data, and/or receive data via the UART.

#### **Internal Registers**

The 145X provides 11 internal registers for monitoring and control of the UART functions. These resisters are shown in Table 3 below. The UART registers function as data holding registers (THR/RHR), interrupt status and control registers (IER/ISR), line status and control registers (LCR/LSR), modem status and control registers (MCR/MSR), programmable data rate (clock) control registers (DLL/DLM), and a user assessable scratchpad register (SPR).





#### Table 3, INTERNAL REGISTER DECODE

| A2     | A1                                                                      | A0     | READ MODE                                    | WRITE MODE                                             |  |  |  |  |  |
|--------|-------------------------------------------------------------------------|--------|----------------------------------------------|--------------------------------------------------------|--|--|--|--|--|
| Gen    | General Register Set (THR/RHR, IER/ISR, MCR/MSR, LCR/LSR, SPR): Note 1* |        |                                              |                                                        |  |  |  |  |  |
| 0<br>0 | 0<br>0                                                                  | 0<br>1 | Receive Holding Register                     | Transmit Holding Register<br>Interrupt Enable Register |  |  |  |  |  |
| 0<br>0 | 1<br>1                                                                  | 0<br>1 | Interrupt Status Register                    | Line Control Register                                  |  |  |  |  |  |
| 1<br>1 | 0<br>0                                                                  | 0<br>1 | Line Status Register                         | Modem Control Register                                 |  |  |  |  |  |
| 1      | 1                                                                       | 0      | Modem Status Register                        |                                                        |  |  |  |  |  |
| 1      | 1                                                                       | 1      | Scratchpad Register                          | Scratchpad Register                                    |  |  |  |  |  |
| Bau    | Baud Rate Register Set (DLL/DLM): Note *2                               |        |                                              |                                                        |  |  |  |  |  |
| 0<br>0 | 0<br>0                                                                  | 0<br>1 | LSB of Divisor Latch<br>MSB of Divisor Latch | LSB of Divisor Latch<br>MSB of Divisor Latch           |  |  |  |  |  |

/ / / / / / / / / /

Note 1\* The General Register set is accessible only when CS is a logic 0.

Note 2\* The Baud Rate register set is accessible only when CS is a logic 0 and LCR bit-7 is a logic 1.

#### **Programmable Baud Rate Generator**

The 145X supports high speed modem technologies that have increased input data rates by employing data compression schemes. For example a 33.6Kbps modem that employs data compression may require a 115.2Kbps input data rate. A 128.0Kbps ISDN modem that supports data compression may need an input data rate of 460.8Kbps.

A single baud rate generator is provided for both the transmitter and receiver. The programmable Baud Rate Generator is capable of accepting an input clock up to 24 MHz, as required for supporting a 1.5Mbps data rate. The 145X can be configured for internal clock (XTAL) operation on all packages except the 28 pin ST16C1451. The 28 pin ST16C1451 requires an external clock input and this device can not be configured for internal (XTAL) operation. For internal (XTAL) clock oscillator operation, an industry standard microprocessor crystal (parallel resonant/ 22-33 pF load) is connected externally between the XTAL1 and XTAL2

pins, with an external 1 M $\Omega$  resistor across it. Alternatively, an external clock can be connected to the XTAL1 pin to clock the internal baud rate generator for standard or custom rates. (see Baud Rate Generator Programming).

The generator divides the input 16X clock by any divisor from 1 to 2<sup>16</sup> -1. The 145X divides the basic external clock by 16. The basic 16X clock provides data rates to support standard and custom applications using the same system design. The data rate is configured via the DLL and DLM internal register functions. Customized Baud Rates can be achieved by selecting the proper divisor values for the MSB and LSB sections of baud rate generator.

Programming the Baud Rate Generator Registers DLM (MSB) and DLL (LSB) provides a user capability for selecting the desired final baud rate. The example in Table 4 below, shows the selectable baud rates available when using a 1.8432 MHz external clock input.

/ / / / / /



### Table 4, BAUD RATE GENERATOR PROGRAMMING TABLE (1.8432 MHz CLOCK):

| Output<br>Baud Rate | Output<br>16 x Clock<br>Divisor<br>(Decimal) | User<br>16 x Clock<br>Divisor<br>(HEX) | DLM<br>Program<br>Value<br>(HEX) | DLL<br>Program<br>Value<br>(HEX) |
|---------------------|----------------------------------------------|----------------------------------------|----------------------------------|----------------------------------|
| 50                  | 2304                                         | 900                                    | 09                               | 00                               |
| 75                  | 1536                                         | 600                                    | 06                               | 00                               |
| 110                 | 1047                                         | 417                                    | 04                               | 17                               |
| 150                 | 768                                          | 300                                    | 03                               | 00                               |
| 300                 | 384                                          | 180                                    | 01                               | 80                               |
| 600                 | 192                                          | C0                                     | 00                               | C0                               |
| 1200                | 96                                           | 60                                     | 00                               | 60                               |
| 2400                | 48                                           | 30                                     | 00                               | 30                               |
| 3600                | 32                                           | 20                                     | 00                               | 20                               |
| 4800                | 24                                           | 18                                     | 00                               | 18                               |
| 7200                | 16                                           | 10                                     | 00                               | 10                               |
| 9600                | 12                                           | 0C                                     | 00                               | 0C                               |
| 19.2k               | 6                                            | 06                                     | 00                               | 06                               |
| 38.4k               | 3                                            | 03                                     | 00                               | 03                               |
| 57.6k               | 2                                            | 02                                     | 00                               | 02                               |
| 115.2k              | 1                                            | 01                                     | 00                               | 01                               |

#### Crystal oscillator connection







#### Special (Enhanced Feature) Mode

The 145X supports the standard features of the ST16C450. In addition the 145X supports two enhanced features not available on the ST16C450 package. These features are enabled by bit-5 of the IER register and include a software controllable (SOFT) reset and a power down feature. The power down feature (controlled by MCR bit-7) provides the user with the capability to conserve power when the package is not in actual use with out destroying internal register configuration data. This allows quick turnaround from power down to returned package operation. Each package type, with the exception of the 28 pin 1450, provides a buffered reset output that can be controlled through user software. When enabled by the IER register, MCR bit-7 can be used to power down the 145X and/or MCR bit-2 can be used to initiate a SOFT reset at the RST output pin. Soft resets are useful when the user desires the capability of resetting an externally connected device only. During special mode operation, soft resets from MCR bit 2 are "OR'd" with resets on the input pin, RESET. Therefore both reset types will be seen at the RST pin.

#### Loop-back Mode

The internal loop-back capability allows onboard diagnostics. In the loop-back mode the normal modem interface pins are disconnected and reconfigured for loop-back internally. MCR register bits 0-3 are used for controlling loop-back diagnostic testing. In the loop-back mode INT enable and MCR bit-2 in the MCR register (bits 3/2) control the modem -RI and -CD inputs respectively. MCR signals -DTR and -RTS (bits 0-1) are used to control the modem -CTS and -DSR inputs respectively. The transmitter output (TX) and the receiver input (RX) are disconnected from their associated interface pins, and instead are connected together internally (See Figure 4). The -CTS, -DSR, -CD, and -RI are disconnected from their normal modem control inputs pins, and instead are connected internally to -DTR, -RTS, INT enable and MCR bit-2. Loop-back test data is entered into the transmit holding register via the user data bus interface, D0-D7. The transmit UART serializes the data and passes the serial data to the receive UART via the internal loopback connection. The receive UART converts the serial data back into parallel data that is then made available at the user data interface, D0-D7. The user optionally compares the received data to the initial transmitted data for verifying error free operation of the UART TX/RX circuits.

In this mode, the receiver and transmitter interrupts are fully operational. The Modem Control Interrupts are also operational. However, the interrupts can only be read using lower four bits of the Modem Control Register (MCR bits 0-3) instead of the four Modem Status Register bits 4-7. The interrupts are still controlled by the IER.



#### Figure 4, INTERNAL LOOP-BACK MODE DIAGRAM





#### **REGISTER FUNCTIONAL DESCRIPTIONS**

The following table delineates the assigned bit functions for the twelve 145X internal registers. The assigned bit functions are more fully defined in the following paragraphs.

| A2 A1 A0 | Register<br>[Default]<br>Note 3* | BIT-7                      | BIT-6                 | BIT-5                     | BIT-4              | BIT-3                        | BIT-2                                  | BIT-1                                        | BIT-0                                       |  |
|----------|----------------------------------|----------------------------|-----------------------|---------------------------|--------------------|------------------------------|----------------------------------------|----------------------------------------------|---------------------------------------------|--|
| General  | General Register Set: Note 1*    |                            |                       |                           |                    |                              |                                        |                                              |                                             |  |
| 0 0 0    | RHR [XX]                         | bit-7                      | bit-6                 | bit-5                     | bit-4              | bit-3                        | bit-2                                  | bit-1                                        | bit-0                                       |  |
| 0 0 0    | THR [XX]                         | bit-7                      | bit-6                 | bit-5                     | bit-4              | bit-3                        | bit-2                                  | bit-1                                        | bit-0                                       |  |
| 0 0 1    | IER [00]                         | 0                          | 0                     | Special<br>Mode<br>Enable | 0                  | Modem<br>Status<br>Interrupt | Receive<br>Line<br>Status<br>interrupt | Transmit<br>Holding<br>Register<br>interrupt | Receive<br>Holding<br>Register<br>interrupt |  |
| 0 1 0    | ISR [01]                         | 0                          | 0                     | 0                         | 0                  | INT<br>priority<br>bit-2     | INT<br>priority<br>bit-1               | INT<br>priority<br>bit-0                     | INT<br>status                               |  |
| 0 1 1    | LCR [00]                         | divisor<br>latch<br>enable | set<br>break          | set<br>parity             | even<br>parity     | parity<br>enable             | stop<br>bits                           | word<br>length<br>bit-1                      | word<br>length<br>bit-0                     |  |
| 1 0 0    | MCR [00]                         | Power<br>Down              | 0                     | 0                         | loop<br>back       | INT<br>enable                | SOFT<br>Reset                          | -RTS                                         | -DTR                                        |  |
| 1 0 1    | LSR [60]                         | 0                          | THR &<br>TSR<br>empty | THR.<br>empty             | break<br>interrupt | framing<br>error             | parity<br>error                        | overrun<br>error                             | receive<br>data<br>ready                    |  |
| 1 1 0    | MSR [X0]                         | CD                         | RI                    | DSR                       | CTS                | delta<br>-CD                 | delta<br>-RI                           | delta<br>-DSR                                | delta<br>-CTS                               |  |
| 1 1 1    | SPR [FF]                         | bit-7                      | bit-6                 | bit-5                     | bit-4              | bit-3                        | bit-2                                  | bit-1                                        | bit-0                                       |  |
| Special  | Register Se                      | et: Note *                 | 2                     |                           |                    |                              |                                        |                                              |                                             |  |
| 0 0 0    | DLL [XX]                         | bit-7                      | bit-6                 | bit-5                     | bit-4              | bit-3                        | bit-2                                  | bit-1                                        | bit-0                                       |  |
| 0 0 1    | DLM[XX]                          | bit-15                     | bit-14                | bit-13                    | bit-12             | bit-11                       | bit-10                                 | bit-9                                        | bit-8                                       |  |

#### Table 5, ST16C145X INTERNAL REGISTERS

Note 1\* The General Register set is accessible only when CS is a logic 0.

Note  $2^*$  The Baud Rate register set is accessible only when CS is a logic 0 and LCR bit-7 is a logic 1. Note  $3^*$  The value between the square brackets represents the register's initialized HEX value, X = N/A.

Rev. 3.10



# Transmit (THR) and Receive (RHR) Holding Registers

The serial transmitter section consists of an 8-bit Transmit Hold Register (THR) and Transmit Shift Register (TSR). The status of the THR is provided in the Line Status Register (LSR). Writing to the THR transfers the contents of the data bus (D7-D0) to the TSR and UART via the THR, providing that the THR is empty. The THR empty flag in the LSR register will be set to a logic 1 when the transmitter is empty or when data is transferred to the TSR. Note that a write operation can be performed when the transmit holding register empty flag is set.

The serial receive section also contains an 8-bit Receive Holding Register, RHR and a Receive Serial Shift Register (RSR). Receive data is removed from the 145X by reading the RHR register. The receive section provides a mechanism to prevent false starts. On the falling edge of a start or false start bit, an internal receiver counter starts counting clocks at the 16x clock rate. After 7 1/2 clocks the start bit time should be shifted to the center of the start bit. At this time the start bit is sampled and if it is still a logic 0 it is validated. Evaluating the start bit in this manner prevents the receiver from assembling a false character. Receiver status codes will be posted in the LSR.

#### Interrupt Enable Register (IER)

The interrupt Enable Register (IER) masks the interrupts from receiver ready, transmitter empty, line status and modem status registers. These interrupts would normally be activated at the INT output pin.

#### IER BIT-0:

This interrupt will be issued when the RHR has data or is cleared when the RHR is empty.

Logic 0 = Disable the receiver ready interrupt. (normal default condition)

Logic 1 = Enable the RXRDY interrupt.

#### IER BIT-1:

This interrupt will be issued whenever the THR is empty and is associated with bit-5 in the LSR register. This interrupt will be issued whenever the THR is empty

Logic 0 = Disable the Transmit Holding Register Empty (TXRDY) interrupt. (normal default condition) Logic 1 = Enable the TXRDY interrupt.

#### IER BIT-2:

This interrupt will be issued whenever an receive data error condition exists as reflected in LSR bits 1-4. Logic 0 = Disable the receiver line status interrupt. (normal default condition)

Logic 1 = Enable the receiver line status interrupt.

#### IER BIT-3:

This interrupt will be issued whenever there is a modem status change as reflected in MSR bits 0-3. Logic 0 = Disable the modem status register interrupt. (normal default condition)

Logic 1 = Enable the modem status register interrupt.

IER BIT 4-: Not Used - initialized to a logic 0.

#### IER BIT 5:

This bit is used to enable the enhanced features of the 145X. Enhanced features include SOFT reset function, and the power down function. When enabled (IER bit-5 = a logic 1), a logic 1 at MCR bit will power down the 145X, the logical state of MCR bit-2 will be reflected at the RST output pin.

Logic 0 = enable basic ST16C450 functions only. (normal default condition).

Logic 1 = enable special mode functions in addition to basic ST16C450 functions, MCR bit-2 (soft reset) and MCR bit-7 (power down) functions.

IER BIT 6-7-: Not Used - initialized to a logic 0.





#### Table 6, INTERRUPT SOURCE TABLE

| Priority<br>Level | [ ISR BITS ]<br>Bit-3 Bit-2 Bit-1 Bit-0 |        |        | Bit-0  | Source of the interrupt                                                   |
|-------------------|-----------------------------------------|--------|--------|--------|---------------------------------------------------------------------------|
| 1 2               | 0                                       | 1<br>1 | 1<br>0 | 0<br>0 | LSR (Receiver Line Status Register)<br>RXRDY (Received Data Ready)        |
| 3<br>4            | 0                                       | 0<br>0 | 1<br>0 | 0<br>0 | TXRDY (Transmitter Holding Register Empty)<br>MSR (Modem Status Register) |

ISR BIT-0:

Logic 0 = An interrupt is pending and the ISR contents may be used as a pointer to the appropriate interrupt service routine.

Logic 1 = No interrupt pending. (normal default condition)

ISR BIT 1-3: (logic 0 or cleared is the default condition) These bits indicate the source for a pending interrupt at interrupt priority levels 1, 2, 3, and 4 (See Interrupt Source Table).

ISR BIT 4-7: (logic 0 or cleared is the default condition) Not Used - initialized to a logic 0.

#### Line Control Register (LCR)

The Line Control Register is used to specify the asynchronous data communication format. The word length, the number of stop bits, and the parity are selected by writing the appropriate bits in this register.

LCR BIT 0-1: (logic 0 or cleared is the default condition)

These two bits specify the word length to be transmitted or received.

| BIT-1 | BIT-0 | Word length |
|-------|-------|-------------|
| 0     | 0     | 5           |
| 0     | 1     | 6           |
| 1     | 0     | /<br>8      |
|       | I     | 0           |

LCR BIT-2: (logic 0 or cleared is the default condition) The length of stop bit is specified by this bit in conjunction with the programmed word length.

| BIT-2 | Word length | Stop bit<br>length<br>(Bit time(s)) |
|-------|-------------|-------------------------------------|
| 0     | 5,6,7,8     | 1                                   |
| 1     | 5           | 1-1/2                               |
| 1     | 6,7,8       | 2                                   |

LCR BIT-3:

Parity or no parity can be selected via this bit. Logic 0 = No parity. (normal default condition) Logic 1 = A parity bit is generated during the transmission, receiver checks the data and parity for transmission errors.

#### LCR BIT-4:

If the parity bit is enabled with LCR bit-3 set to a logic 1, LCR BIT-4 selects the even or odd parity format.

Rev. 3.10

/ / / / / / / / / /



Logic 0 = ODD Parity is generated by forcing an odd number of logic 1's in the transmitted data. The receiver must be programmed to check the same format. (normal default condition)

Logic 1 = EVEN Parity is generated by forcing an even the number of logic 1's in the transmitted. The receiver must be programmed to check the same format.

LCR BIT-5:

If the parity bit is enabled, LCR BIT-5 selects the forced parity format.

LCR BIT-5 = logic 0, parity is not forced. (normal default condition)

LCR BIT-5 = logic 1 and LCR BIT-4 = logic 0, parity bit is forced to a logical 1 for the transmit and receive data.

LCR BIT-5 = logic 1 and LCR BIT-4 = logic 1, parity bit is forced to a logical 0 for the transmit and receive data.

| LCR              | LCR                   | LCR                   | Parity selection                                                                |
|------------------|-----------------------|-----------------------|---------------------------------------------------------------------------------|
| Bit-5            | Bit-4                 | Bit-3                 |                                                                                 |
| X<br>0<br>1<br>1 | X<br>0<br>1<br>0<br>1 | 0<br>1<br>1<br>1<br>1 | No parity<br>Odd parity<br>Even parity<br>Force parity "1"<br>Forced parity "0" |

#### LCR BIT-6:

When enabled, the Break control bit causes a break condition to be transmitted (the TX output is forced to a logic 0 state). This condition exists until disabled by setting LCR bit-6 to a logic 0.

Logic 0 = No TX break condition. (normal default condition)

Logic 1 = Forces the transmitter output (TX) to a logic 0 for alerting the remote receiver to a line break condition.

#### LCR BIT-7:

The internal baud rate counter latch and Enhance Feature mode enable.

Logic 0 = Divisor latch disabled. (normal default condition)

Logic 1 = Divisor latch and enhanced feature register enabled.

#### Modem Control Register (MCR)

This register controls the interface with the modem or a peripheral device.

MCR BIT-0:

Logic 0 = Force -DTR output to a logic 1. (normal default condition)

Logic 1 = Force -DTR output to a logic 0.

#### MCR BIT-1:

Logic 0 = Force -RTS output to a logic 1. (normal default condition)

Logic 1 = Force -RTS output to a logic 0.

#### MCR BIT-2:

In the normal mode, this bit is associated the RST (buffered reset output) function and is enabled by bit-5 of the IER register. The RST function is available on 28 pin ST16C1451 package only. The 48 pin ST16C1450/51 package all provide the RST function. While in the normal mode, the logical state of the RST pin will follow exactly the logical state of RESET pin, i.e., soft resets are disabled. During special mode operation, soft resets from MCR bit 2 are "OR'd" with the state of the input pin, RESET. Therefore both reset types will be seen at the RST pin.

Logic 0 = The RST output pin is a logic 0. (normal default condition)

Logic 1 = The RST output pin is a logic 1

In the loop-back mode where MCR bit-4 is a logic 1 this bit is used to write the state of the modem -RI interface signal.

Loop-back mode, Logic 0 = sets -RI internally to a logic 1.

Loop-back mode, Logic 1 = sets -RI internally to a logic 0.

#### MCR BIT-3

This bit controls the tri-state interrupt function or in the loop-back mode this bit is used to control the modem -CD signal.

Logic 0 = Forces INT outputs to the tri-state mode or

Rev. 3.10



sets -CD to a logic 1 in the loop-back mode. (normal default condition).

Logic 1 = Forces the INT outputs to the active mode or sets -CD to a logic 0 in the loop-back mode. In the Loop-back mode, sets -CD internally to a logic 0.

#### MCR BIT-4:

Enable the local loop-back mode (diagnostics). In this mode the transmitter output (-TX) and the receiver input (-RX), -CTS, -DSR, -CD, and -RI are disconnected from the 145X I/O pins. Internally the modem data and control pins are connected into a loop-back data configuration. In this mode, the receiver and transmitter interrupts remain fully operational. The Modem Control Interrupts are also operational, but the interrupts sources are switched to the lower four bits of the Modem Control. Interrupts continue to be controlled by the IER register.

Logic 0 = Disable loop-back mode. (normal default condition)

Logic 1 = Enable local loop-back mode (diagnostics).

MCR BIT 5-6: Not Used - initialized to a logic 0.

#### MCR BIT-7:

Logic 0 = No power down mode. (normal default condition)

Logic 1 = Enable power down mode with baud rate generator circuitry disabled.

#### Line Status Register (LSR)

This register provides the status of data transfers between. the 145X and the CPU.

#### LSR BIT-0:

Logic 0 = No data in receive holding register. (normal default condition)

Logic 1 = Data has been received and is saved in the receive holding register (RHR).

#### LSR BIT-1:

Logic 0 = No overrun error. (normal default condition) Logic 1 = Overrun error. A data overrun error occurred in the receive shift register. This happens when additional data arrives while the RHR is full. In this case the previous data in the shift register is overwritten. Note that under this condition the data byte in the receive shift register is not transferred into the RHR, therefore the data in the RHR is not corrupted by the error.

#### LSR BIT-2:

Logic 0 = No parity error. (normal default condition) Logic 1 = Parity error. The receive character does not have correct parity information and is suspect.

#### LSR BIT-3:

Logic 0 = No framing error. (normal default condition) Logic 1 = Framing error. The receive character did not have a valid stop bit(s).

#### LSR BIT-4:

Logic 0 = No break condition. (normal default condition)

Logic 1 = The receiver received a break signal (RX was a logic 0 for at least one character frame time).

#### LSR BIT-5:

This bit indicates that the 145X is ready to accept new characters for transmission. This bit causes the 145X to issue an interrupt to the CPU when the transmit holding register is empty and the interrupt enable is set.

Logic 0 = Transmit holding register (THR) is not empty.

Logic 1 = Transmit holding register is empty. When this bit is a logic 1, the CPU can load a maximum of 1 new characters into the Transmit Holding Register for transmission. (normal default condition)

#### LSR BIT-6:

Logic 0 = Transmitter holding (THR) and shift registers (TSR) are full.

Logic 1 = Transmitter holding and shift registers are empty.

LSR BIT-7: Not Used - initialized to a logic 0.

#### Modem Status Register (MSR)

This register provides the current state of the control interface signals from the modem, or other peripheral device that the 145X is connected to. Four bits of this

Rev. 3.10



register are used to indicate the changed information. These bits are set to a logic 1 whenever a control input from the modem changes state. These bits are set to a logic 0 whenever the CPU reads this register.

#### MSR BIT-0:

Logic 0 = No -CTS Change (normal default condition) Logic 1 = The -CTS input to the 145X has changed state since the last time it was read. A modem Status Interrupt will be generated.

#### MSR BIT-1:

Logic 0 = No -DSR Change. (normal default condition) Logic 1 = The -DSR input to the 145X has changed state since the last time it was read. A modem Status Interrupt will be generated.

#### MSR BIT-2:

Logic 0 = No -RI Change. (normal default condition) Logic 1 = The -RI input to the 145X has changed from a logic 0 to a logic 1. A modem Status Interrupt will be generated.

#### MSR BIT-3:

Logic 0 = No -CD Change. (normal default condition) Logic 1 = Indicates that the -CD input to the has changed state since the last time it was read. A modem Status Interrupt will be generated.

#### MSR BIT-4:

During normal operation, this bit is the compliment of the -CTS input. During the loop-back mode this bit is equivalent to MCR bit-1 (-RTS).

#### MSR BIT-5:

During normal operation, this bit is the compliment of the -DSR input. During the loop-back mode, this bit is equivalent to MCR bit-0 (-DTR).

#### MSR BIT-6:

During normal operation, this bit is the compliment of the -RI input. Reading this bit in the loop-back mode produces the state of MCR bit-2 for packages supporting the RST (soft reset) feature. The RST function is associated with the 28 pin ST16C1451 and the 48 pin ST16C1450/51 package only.

#### MSR BIT-7:

/ / / / / / / / / /

During normal operation, this bit is the compliment of the -CD input. Reading this bit in the loop-back mode produces the state of MCR bit-3 (INT - Interrupt).

Note: Whenever any MSR bit(s) 0-3: are set to logic "1", a MODEM Status Interrupt will be generated.

#### Scratchpad Register (SPR)

The ST16C145X provides a temporary data register to store 8 bits of user information.

#### ST16C1450/51 EXTERNAL RESET CONDITIONS

| REGISTERS | RESET STATE                 |
|-----------|-----------------------------|
| IER       | IER BITS 0-7=0              |
| ISR       | ISR BIT-0=1, ISR BITS 1-7=0 |
| LCR       | LCR BITS 0-7=0              |
| MCR       | MCR BITS 0-7=0              |
| LSR       | LSR BITS 0-4=0,             |
|           | LSR BITS 5-6=1 LSR, BIT 7=0 |
| MSR       | MSR BITS 0-3=0,             |
|           | MSR BITS 4-7=input signals  |
|           |                             |
|           |                             |

| SIGNALS    | RESET STATE |
|------------|-------------|
| TX         | High        |
| SOFT reset | High        |
| -RTS       | High        |
| -DTR       | High        |
| INT        | Three state |

Rev. 3.10



# **AC ELECTRICAL CHARACTERISTICS**

 $T_A = 0^{\circ} - 70^{\circ}C$  (-40° - +85°C for Industrial grade packages), Vcc=3.3 - 5.0 V ± 10% unless otherwise specified.

| Symbol                              | Parameter                                |     | nits<br>.3         |     | nits<br>.0         | Units | Conditions  |
|-------------------------------------|------------------------------------------|-----|--------------------|-----|--------------------|-------|-------------|
|                                     |                                          | Min | Max                | Min | Max                |       |             |
| T <sub>1w</sub> ,T <sub>2w</sub>    | Clock pulse duration                     | 17  |                    | 17  |                    | ns    |             |
| T <sub>3w</sub> 2"                  | Oscillator/Clock frequency               |     | 8                  |     | 24                 | MHz   |             |
| T <sub>4w</sub>                     | Address strobe width                     | 35  |                    | 25  |                    | ns    |             |
| T <sub>6s</sub>                     | Address setup time                       | 5   |                    | 0   |                    | ns    |             |
| T <sub>7d</sub>                     | -IOR delay from chip select              | 10  |                    | 10  |                    | ns    |             |
| 7                                   | -IOR strobe width                        | 35  |                    | 25  |                    | ns    |             |
| Т <sub>7ћ</sub>                     | Chip select hold time from -IOR          | 0   |                    | 0   |                    | ns    |             |
| T <sub>9d</sub>                     | Read cycle delay                         | 40  |                    | 30  |                    | ns    |             |
| T <sup>3d</sup><br>T <sup>12d</sup> | Delay from -IOR to data                  |     | 35                 |     | 25                 | ns    |             |
| T <sub>12h</sub>                    | Data disable time                        |     | 25                 |     | 15                 | ns    |             |
| T <sub>13d</sub>                    | -IOW delay from chip select              | 10  |                    | 10  |                    | ns    |             |
| T <sub>13w</sub>                    | -IOW strobe width                        | 40  |                    | 25  |                    | ns    |             |
| T <sub>13h</sub>                    | Chip select hold time from -IOW          | 0   |                    | 0   |                    | ns    |             |
| T <sub>15d</sub>                    | Write cycle delay                        | 40  |                    | 30  |                    | ns    |             |
| T <sub>16s</sub>                    | Data setup time                          | 20  |                    | 15  |                    | ns    |             |
| Т <sub>16h</sub>                    | Data hold time                           | 5   |                    | 5   |                    | ns    |             |
| T <sub>17d</sub>                    | Delay from -IOW to output                |     | 50                 |     | 40                 | ns    | 100 pF load |
| T <sub>18d</sub>                    | Delay to set interrupt from MODEM input  |     | 40                 |     | 35                 | ns    | 100 pF load |
| Т <sub>19d</sub>                    | Delay to reset interrupt from -IOR       |     | 40                 |     | 35                 | ns    | 100 pF load |
| T <sub>20d</sub>                    | Delay from stop to set interrupt         |     | 1                  |     | 1                  | Rclk  |             |
| T <sub>21d</sub>                    | Delay from -IOR to reset interrupt       |     | 45                 |     | 40                 | ns    | 100 pF load |
| T <sub>22d</sub>                    | Delay from stop to interrupt             |     | 45                 |     | 40                 | ns    |             |
| T <sub>23d</sub>                    | Delay from initial INT reset to transmit | 8   | 24                 | 8   | 24                 | Rclk  |             |
| 230                                 | start                                    |     |                    |     |                    |       |             |
| T <sub>24d</sub>                    | Delay from -IOW to reset interrupt       |     | 45                 |     | 40                 | ns    |             |
| T <sub>R</sub> <sup>240</sup>       | Reset pulse width                        | 40  |                    | 40  |                    | ns    |             |
| N                                   | Baud rate devisor                        | 1   | 2 <sup>16</sup> -1 | 1   | 2 <sup>16</sup> -1 | Rclk  |             |



## **ABSOLUTE MAXIMUM RATINGS**

Supply range Voltage at any pin Operating temperature Storage temperature Package dissipation 7 Volts GND - 0.3 V to VCC +0.3 V -40° C to +85° C -65° C to 150° C 500 mW

### DC ELECTRICAL CHARACTERISTICS

 $T_{A}=0^{\circ}$  - 70°C (-40° - +85°C for Industrial grade packages), Vcc=3.3 - 5.0 V ± 10% unless otherwise specified.

| Symbol                             | Parameter                       |      | nits<br>.3 |      | nits<br>.0 | Units | Conditions              |
|------------------------------------|---------------------------------|------|------------|------|------------|-------|-------------------------|
|                                    |                                 | Min  | Max        | Min  | Max        |       |                         |
| V <sub>ILCK</sub>                  | Clock input low level           | -0.3 | 0.6        | -0.5 | 0.6        | V     |                         |
| V <sub>IHCK</sub>                  | Clock input high level          | 2.4  | VCC        | 3.0  | VCC        | V     |                         |
| V                                  | Input low level                 | -0.3 | 0.8        | -0.5 | 0.8        | V     |                         |
| V <sub>IH</sub>                    | Input high level                | 2.0  |            | 2.2  | VCC        | V     |                         |
| V <sub>OI</sub>                    | Output low level on all outputs |      |            |      | 0.4        | V     | I <sub>oL</sub> = 5 mA  |
| V <sub>OL</sub><br>V <sub>OH</sub> | Output low level on all outputs |      | 0.4        |      |            | V     | $I_{0} = 4 \text{ mA}$  |
| V <sub>OH</sub>                    | Output high level               |      |            | 2.4  |            | V     | l <sub>он</sub> = -5 mA |
| V <sub>OH</sub>                    | Output high level               | 2.0  |            |      |            | V     | I <sub>он</sub> = -1 mA |
|                                    | Input leakage                   |      | ±10        |      | ±10        | μA    | 0.1                     |
|                                    | Clock leakage                   |      | ±10        |      | ±10        | μA    |                         |
|                                    | Avg power supply current        |      | 1.3        |      | 3          | mA    |                         |
| I <sub>cc</sub><br>C <sub>P</sub>  | Input capacitance               |      | 5          |      | 5          | pF    |                         |
|                                    |                                 |      |            |      |            |       |                         |

Rev. 3.10



General write timing









Modem input/output timing







Receive timing







Transmit timing



# Package Dimensions

# 28 LEAD PLASTIC DUAL-IN-LINE (600 MIL PDIP)

Rev. 1.00



|                | INC   | HES    | MILLIN    | IETERS |  |
|----------------|-------|--------|-----------|--------|--|
| SYMBOL         | MIN   | MAX    | MIN       | MAX    |  |
| А              | 0.160 | 0.250  | 4.06      | 6.35   |  |
| A <sub>1</sub> | 0.015 | 0.070  | 0.38      | 1.78   |  |
| A <sub>2</sub> | 0.125 | 0.195  | 3.18      | 4.95   |  |
| В              | 0.014 | 0.024  | 0.36      | 0.56   |  |
| B <sub>1</sub> | 0.030 | 0.070  | 0.76      | 1.78   |  |
| С              | 0.008 | 0.014  | 0.20      | 0.38   |  |
| D              | 1.380 | 1.565  | 35.05     | 39.75  |  |
| E              | 0.600 | 0.625  | 15.24     | 15.88  |  |
| E <sub>1</sub> | 0.485 | 0.580  | 12.32     | 14.73  |  |
| е              | 0.10  | 0 BSC  | 2.54 BSC  |        |  |
| e <sub>A</sub> | 0.6   | 00 BSC | 15.24 BSC |        |  |
| e <sub>B</sub> | 0.600 | 0.700  | 15.24     | 17.78  |  |
| L              | 0.115 | 0.200  | 2.92      | 5.08   |  |
| α              | 0°    | 15°    | 0°        | 15°    |  |

Note: The control dimension is the inch column

# Package Dimensions

# 28 LEAD PLASTIC LEADED CHIP CARRIER (PLCC)

Rev. 1.00



|                | INC   | CHES    | MILLI    | METERS |
|----------------|-------|---------|----------|--------|
| SYMBOL         | MIN   | МАХ     | MIN      | MAX    |
| А              | 0.165 | 0.180   | 4.19     | 4.57   |
| A <sub>1</sub> | 0.090 | 0.120   | 2.29     | 3.05   |
| A <sub>2</sub> | 0.020 |         | 0.51     |        |
| В              | 0.013 | 0.021   | 0.33     | 0.53   |
| B <sub>1</sub> | 0.026 | 0.032   | 0.66     | 0.81   |
| С              | 0.008 | 0.013   | 0.19     | 0.32   |
| D              | 0.485 | 0.495   | 12.32    | 12.57  |
| D <sub>1</sub> | 0.450 | 0.456   | 11.43    | 11.58  |
| D <sub>2</sub> | 0.390 | 0.430   | 9.91     | 10.92  |
| D <sub>3</sub> | 0.3   | 00 typ. | 7.6      | 2 typ. |
| е              | 0.0   | 50 BSC  | 1.27 BSC |        |
| H1             | 0.042 | 0.056   | 1.07     | 1.42   |
| H2             | 0.042 | 0.048   | 1.07     | 1.22   |
| R              | 0.025 | 0.045   | 0.64     | 1.14   |

Note: The control dimension is the inch column

# Package Dimensions

# 48 LEAD THIN QUAD FLAT PACK (7 x 7 x 1.0 mm, TQFP)

Rev. 1.00



|                | IN        | CHES  | MILLIN | IETERS |
|----------------|-----------|-------|--------|--------|
| SYMBOL         | MIN       | MAX   | MIN    | МАХ    |
| А              | 0.039     | 0.047 | 1.00   | 1.20   |
| A <sub>1</sub> | 0.002     | 0.006 | 0.05   | 0.15   |
| A <sub>2</sub> | 0.037     | 0.041 | 0.95   | 1.05   |
| В              | 0.007     | 0.011 | 0.17   | 0.27   |
| С              | 0.004     | 0.008 | 0.09   | 0.20   |
| D              | 0.346     | 0.362 | 8.80   | 9.20   |
| D <sub>1</sub> | 0.272     | 0.280 | 6.90   | 7.10   |
| е              | 0.020 BSC |       | 0.50   | ) BSC  |
| L              | 0.018     | 0.030 | 0.45   | 0.75   |
| α              | 0°        | 7°    | 0°     | 7°     |

Note: The control dimension is the millimeter column

#### NOTICE

EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies.

EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.

#### Copyright 1991 EXAR Corporation

Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.

