

## SP8000 SERIES HIGH SPEED DIVIDERS

# SP 8741 A, B & M

### AC COUPLED UHF PROGRAMMABLE DIVIDERS 300 MHz ÷ 6/7

The SP8741 A, B & M are high speed programmable  $\div$ 6/7 counters operating at an input frequency of up to 300 MHz over the temperature ranges  $-55^{\circ}$ C to  $+125^{\circ}$ C,  $0^{\circ}$ C to  $70^{\circ}$ C and  $-40^{\circ}$ C to  $+85^{\circ}$ C respectively.

The clock input is biased internally and is coupled to the signal source by a capacitor. The input signal path is completed by an input reference decoupling capacitor which is connected to earth.

The division ratio is controlled by two PE inputs. The counter will divide by 6 when either input is in the high state, and by 7 'when both inputs are in the low state. These inputs are compatible with standard ECL 10K inputs and have the same temperature characteristics. Both inputs have nominal 4.3k $\Omega$  internal pulldown resistors.

The true and inverse outputs are compatible with standard ECL II outputs. They may be used to drive ECL 10K circuits by the inclusion of two resistors as shown in Fig. 4.

When using the device as a divide-by-six prescaler the inverse output (o/p) should be connected to a PE input.

| Clock<br>Pulse                  | Qı | <b>Q</b> <sub>2</sub> | ۵, |               |
|---------------------------------|----|-----------------------|----|---------------|
| 1<br>2<br>3<br>4<br>5<br>6<br>7 |    |                       |    | — Extra state |

Table 1 Count sequence

| P | Ē,   | PE <sub>2</sub> | Div<br>Ratio |  |  |
|---|------|-----------------|--------------|--|--|
|   | LHLH | LLHH            | 7<br>6<br>6  |  |  |



Fig. 1 Pin connections



Fig. 2 Logic diagram

#### FEATURES

- Full Temperature Range Operation 'A' Grade — 55°C to +125°C 'B' Grade 0°C to +70°C 'M' Grade —40°C to +85°C
- Self Biasing CP Input
- Wide Input Dynamic Range
- Control Inputs ECL 10K Compatible
- Low Propagation Delay
- True and Inverse Outputs Available

#### ABSOLUTE MAXIMUM RATINGS

| Power supply voltage $V_{CC} - V_{EE}$ | 0V to +8V             |
|----------------------------------------|-----------------------|
| Input voltage, PE inputs               | 0V to V <sub>CC</sub> |
| Input voltage, CP input                | 2V peak-to-peak       |
| Output current                         | 20mA                  |
| Operating junction temperature         | +150°C                |
| Storage temperature                    | –55°C to +150°C       |

#### **ELECTRICAL CHARACTERISTICS**

PE inputs – ECL 10K compatible Outputs – ECL II compatible

#### Test conditions (unless otherwise stated)

 Tamb:
 A' grade -55°C to +125°C

 B' grade
 0°C to +70°C

 M' grade-40°C to +85°C

Supply voltages:  $V_{CC}$  = +5.2V ±0.25V  $V_{EE}$  = 0V Clock input voltage: 400mV to 800mV (p-p)

|                                      | Value |      |      |       | On a distance                 |
|--------------------------------------|-------|------|------|-------|-------------------------------|
| Characteristic                       | Min.  | Тур. | Max. | Units | Conditions                    |
| Max i/p frequency                    | 300   |      |      | MHz   | V <sub>cc</sub> = +5.2V       |
| Min i/p frequency                    |       |      | 40   |       | Sinewave Input                |
| Min. slew rate for square wave input |       |      | 100  | V/µs  |                               |
| Propagation delay                    |       |      |      |       |                               |
| (clock i/p to device o/p)            |       | 4    |      | ns    |                               |
| PE input reference level             |       | +3.9 | ĺ    | v     | V <sub>cc</sub> = +5.2V, 25°C |
| Power supply drain current           |       | 45   | 60   | mA    | V <sub>cc</sub> = +5.2V, 25°C |
| PE input pulldown                    |       |      |      |       |                               |
| Resistors                            |       | 4.3  |      | КΩ    |                               |
| Clock i/p impedance                  |       |      |      |       |                               |
| (i/p to i/p ref low frequency)       |       | 400  |      | Ω     |                               |



Fig. 3 Test circuit

#### APPLICATION NOTES







Fig. 6 Divide-by-12/14. Control loop delay time approximately 40ns.



Fig. 7 Divide-by-12/13, Control loop delay time approximately 30ns using SP1034.

When operating the SP8741 in a synthesiser loop at 300MHz the delay time through the programmable divider controlling the SP8741 is approximately 16ns. As we believe that this delay would be a severe problem with TTL, we strongly recommend the use of ECL.

The simple passive interface from the output of the SP8741 into ECL 10K logic is defined in Fig. 4.

If TTL is required, the input interface to the  $\overline{PE}$  pins, and the output of the SP8741 into TTL, is shown in Fig. 5.