### SN74LVC125A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS

SCAS290I - JANUARY 1993 - REVISED MARCH 2002

- Inputs Accept Voltages to 5.5 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)
   <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
   >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

#### D, DB, NS, OR PW PACKAGE (TOP VIEW) 1OE 14**[**] V<sub>CC</sub> 1A [ 2 13 4OE 1Y 12**∏** 4A 2<del>0E</del> [ 11 4Y 2A [ 5 2Y [ 9 3A GND [ 8∏ 3Y

#### description

This quadruple bus buffer gate is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation.

The SN74LVC125A features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable  $(\overline{OE})$  input is high.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.

#### ORDERING INFORMATION

| TA            | PACK       | AGET          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------|------------|---------------|--------------------------|---------------------|
|               | SOIC - D   | Tube          | SN74LVC125AD             | 11/01254            |
|               | 30IC - D   | Tape and reel | SN74LVC125ADR            | LVC125A             |
| –40°C to 85°C | SOP - NS   | Tape and reel | SN74LVC125ANSR           | LVC125A             |
|               | SSOP – DB  | Tape and reel | SN74LVC125ADBR           | MARKING  LVC125A    |
|               | TSSOP – PW | Tape and reel | SN74LVC125APWR           | LC125A              |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

# FUNCTION TABLE (each buffer)

| INPU | JTS | OUTPUT |
|------|-----|--------|
| OE   | Α   | Y      |
| L    | Н   | Н      |
| L    | L   | L      |
| Н    | Χ   | Z      |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCAS290I – JANUARY 1993 – REVISED MARCH 2002

#### logic diagram (positive logic)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub>                      |             | –0.5 V to 6.5 V                   |
|------------------------------------------------------------|-------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)           |             |                                   |
| Output voltage range, V <sub>O</sub> (see Notes 1 and 2)   |             | -0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ )                |             | –50 mA                            |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) |             | –50 mA                            |
| Continuous output current, IO                              |             | ±50 mA                            |
| Continuous current through V <sub>CC</sub> or GND          |             | ±100 mA                           |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3):   | : D package | 86°C/W                            |
|                                                            | DB package  | 96°C/W                            |
|                                                            | NS package  | 76°C/W                            |
|                                                            | PW package  | 113°C/W                           |
| Storage temperature range, T <sub>stg</sub>                |             | –65°C to 150°C                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

- 2. The value of V<sub>CC</sub> is provided in the recommended operating conditions table.
- 3. The package thermal impedance is calculated in accordance with JESD 51-7.



#### recommended operating conditions (see Note 4)

|                |                                    |                                    | MIN                  | MAX                    | UNIT |  |
|----------------|------------------------------------|------------------------------------|----------------------|------------------------|------|--|
| Voc            | Supply voltage                     | Operating                          | 1.65                 | 3.6                    | V    |  |
| Vcc            | Supply voltage                     | Data retention only                | 1.5                  |                        | V    |  |
|                |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V | $0.65 \times V_{CC}$ |                        |      |  |
| VIH            | High-level input voltage           | V <sub>CC</sub> = 2.3 V to 2.7 V   | 1.7                  |                        | V    |  |
|                |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   | 2                    |                        |      |  |
|                |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V |                      | 0.35 × V <sub>CC</sub> |      |  |
| VIL            | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V   |                      | 0.7                    | V    |  |
|                |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V   |                      | 0.8                    |      |  |
| ٧ <sub>I</sub> | Input voltage                      |                                    | 0                    | 5.5                    | V    |  |
| ۷o             | Output voltage                     |                                    | 0                    | VCC                    | V    |  |
|                |                                    | V <sub>CC</sub> = 1.65 V           |                      | -4                     |      |  |
| 1              | High level cuteut cument           | V <sub>CC</sub> = 2.3 V            |                      | -8                     | ]    |  |
| ЮН             | High-level output current          | V <sub>CC</sub> = 2.7 V            |                      | -12                    | mA   |  |
|                |                                    | V <sub>CC</sub> = 3 V              |                      | -24                    |      |  |
|                |                                    | V <sub>CC</sub> = 1.65 V           |                      | 4                      |      |  |
| la.            | Law level output ourrent           | V <sub>CC</sub> = 2.3 V            |                      | 8                      | A    |  |
| lOL            | Low-level output current           | V <sub>CC</sub> = 2.7 V            |                      | 12                     | mA   |  |
|                |                                    | V <sub>CC</sub> = 3 V              |                      | 24                     |      |  |
| Δt/Δν          | Input transition rise or fall rate |                                    |                      | 8                      | ns/V |  |
| T <sub>A</sub> | Operating free-air temperature     |                                    | -40                  | 85                     | °C   |  |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                                                | vcc             | MIN                  | TYP <sup>†</sup> | MAX  | UNIT            |
|-----------------|----------------------------------------------------------------|-----------------|----------------------|------------------|------|-----------------|
|                 | $I_{OH} = -100 \mu\text{A}$                                    | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2 |                  |      |                 |
|                 | $I_{OH} = -4 \text{ mA}$                                       | 1.65 V          | 1.2                  |                  |      |                 |
| V               | $I_{OH} = -8 \text{ mA}$                                       | 2.3 V           | 1.7                  |                  |      |                 |
| VOH             | la., 42 mA                                                     | 2.7 V           | 2.2                  |                  |      | V               |
|                 | I <sub>OH</sub> = -12 mA                                       | 3 V 2.4         |                      |                  |      |                 |
|                 | $I_{OH} = -24 \text{ mA}$                                      | 3 V             | 2.2                  |                  |      | V V μA μA μA pF |
|                 | I <sub>OL</sub> = 100 μA                                       | 1.65 V to 3.6 V |                      |                  | 0.2  |                 |
|                 | I <sub>OL</sub> = 4 mA                                         | 1.65 V          |                      |                  | 0.45 |                 |
| V <sub>OL</sub> | I <sub>OL</sub> = 8 mA                                         | 2.3 V           |                      |                  | 0.7  | V               |
|                 | I <sub>OL</sub> = 12 mA                                        | 2.7 V           |                      |                  | 0.4  |                 |
|                 | I <sub>OL</sub> = 24 mA                                        | 3 V             |                      |                  | 0.55 |                 |
| lį              | V <sub>I</sub> = 5.5 V or GND                                  | 3.6 V           |                      |                  | ±5   | μΑ              |
| loz             | $V_O = V_{CC}$ or GND                                          | 3.6 V           |                      |                  | ±10  | μΑ              |
| lcc             | $V_I = V_{CC}$ or GND, $I_O = 0$                               | 3.6 V           |                      |                  | 10   | μΑ              |
| ∆lcc            | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 2.7 V to 3.6 V  |                      |                  | 500  | μΑ              |
| C <sub>i</sub>  | $V_I = V_{CC}$ or GND                                          | 3.3 V           |                      | 5                |      | pF              |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



## SN74LVC125A QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS

SCAS290I – JANUARY 1993 – REVISED MARCH 2002

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = |      | V <sub>CC</sub> = | 2.5 V<br>2 V | VCC = | 2.7 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT |
|--------------------|-----------------|----------------|-------------------|------|-------------------|--------------|-------|-------|-------------------|--------------|------|
|                    | (1141 01)       | (0011 01)      | MIN               | MAX  | MIN               | MAX          | MIN   | MAX   | MIN               | MAX          |      |
| <sup>t</sup> pd    | А               | Υ              | 1                 | 12.3 | 1                 | 6.3          |       | 5.5   | 1                 | 4.8          | ns   |
| t <sub>en</sub>    | ŌE              | Υ              | 1                 | 14.3 | 1                 | 7.4          |       | 6.6   | 1                 | 5.4          | ns   |
| <sup>t</sup> dis   | ŌE              | Y              | 1                 | 11.1 | 1                 | 5.6          |       | 5     | 1                 | 4.6          | ns   |
| <sup>t</sup> sk(o) |                 |                |                   |      |                   |              |       |       |                   | 1            | ns   |

# operating characteristics, $T_A = 25^{\circ}C$

| PARAMETER |                 | DADAMETED                              | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT |
|-----------|-----------------|----------------------------------------|-----------------|-------------------------|-------------------------|-------------------------|------|
|           |                 | FARAINETER                             | TEST CONDITIONS | TYP                     |                         |                         |      |
| I         | C <sub>pd</sub> | Power dissipation capacitance per gate | f = 10 MHz      | 7.4                     | 11.3                    | 15                      | pF   |



#### PARAMETER MEASUREMENT INFORMATION



| TEST      | S1    |
|-----------|-------|
| tPLH/tPHL | Open  |
| tPLZ/tPZL | VLOAD |
| tPHZ/tPZH | GND   |

| V                  | INF            | PUTS                           | , , , , , , , , , , , , , , , , , , , |                   | _     |                               | $v_{\!\scriptscriptstyle\Delta}$ |
|--------------------|----------------|--------------------------------|---------------------------------------|-------------------|-------|-------------------------------|----------------------------------|
| vcc                | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | VM                                    | VLOAD             | CL    | C <sub>L</sub> R <sub>L</sub> |                                  |
| 1.8 V $\pm$ 0.15 V | VCC            | ≤2 ns                          | V <sub>CC</sub> /2                    | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω                  | 0.15 V                           |
| 2.5 V $\pm$ 0.2 V  | VCC            | ≤2 ns                          | V <sub>CC</sub> /2                    | 2×VCC             | 30 pF | 500 $\Omega$                  | 0.15 V                           |
| 2.7 V              | 2.7 V          | ≤2.5 ns                        | 1.5 V                                 | 6 V               | 50 pF | 500 $\Omega$                  | 0.3 V                            |
| 3.3 V $\pm$ 0.3 V  | 2.7 V          | ≤2.5 ns                        | 1.5 V                                 | 6 V               | 50 pF | 500 $\Omega$                  | 0.3 V                            |



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ .
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpLz and tpHz are the same as tdis.
  - F. tpzL and tpzH are the same as ten.
  - G. tpLH and tpHL are the same as tpd.
  - H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated