- Package Options Include Plastic "Small Outline" Packages, Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instrument Quality and Reliability

#### description

The 'LS78A contains two negative-edge-triggered flipflops with individual J-K, preset inputs, and common clock and common clear inputs. The logic levels at the J and k inputs may be allowed to change while the clock pulse is high and the flip-flop will perform according to the function talbe as long as minimum setup and hold times are observed. The preset and clear are asynchronous active-low inputs. When low they override the clock and data inputs forcing the outputs to the steady-state levels as shown in the function table.

The SN54LS78A is characterized for operation over the full military temperature range of  $-55\,^{\circ}$ C to 125 °C. The SN74LS78A is characterized for operation from 0 °C to 70 °C.

## logic symbol†



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

SN54LS78A . . . J OR W PACKAGE SN74LS78A . . . D OR N PACKAGE (TOP VIEW)



#### **FUNCTION TABLE**

|     | IN  | OUTPUTS  |   |   |                |                  |  |
|-----|-----|----------|---|---|----------------|------------------|--|
| PRE | CLR | CLK      | J | K | a              | ā                |  |
| L   | Н   | Х        | Х | Х | Н              | L                |  |
| н   | Ł   | Х        | Χ | Х | Ĺ.             | Н                |  |
| L   | L   | X        | Х | X | H <sup>‡</sup> | H <sup>‡</sup>   |  |
| Н   | Н   | <b>†</b> | L | L | $\sigma_0$     | $\overline{a}_0$ |  |
| н   | Н   | 1        | Н | L | Н              | L                |  |
| н   | H   | <b>‡</b> | L | Н | L              | Н                |  |
| н   | Н   | \$       | Н | Н | TOGGLE         |                  |  |
| Н   | Н   | Н        | Х | Х | $a_0$          | $\overline{a}_0$ |  |

<sup>&</sup>lt;sup>‡</sup>This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level.



#### logic diagram (positive logic)



### schematics of inputs and outputs (continued)





### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1) .   |             | 7 V            |
|--------------------------------------|-------------|----------------|
| Input voltage                        |             | 7 V            |
| Operating free-air temperature range | : SN54LS78A | -55°C to 125°C |
|                                      | SN74LS78A   | 0°C to 70°C    |
| Storage temperature range            |             | -65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.



### recommended operating conditions

|                 |                                |                     | S    | SN54LS78A |       |      | SN74LS78A |      |      |
|-----------------|--------------------------------|---------------------|------|-----------|-------|------|-----------|------|------|
|                 |                                |                     | MIN  | NOM       | MAX   | MIN  | NOM       | MAX  | UNIT |
| VCC             | Supply voltage                 |                     | 4.5  | 5         | 5.5   | 4.75 | 5         | 5.75 | ٧    |
| VIH             | High-level input voltage       | ,                   | 2    |           |       | 2    |           |      | V    |
| VIL             | Low-level input voltage        |                     |      |           | 0.7   |      |           | 0.8  | V    |
| ЮН              | High-level output current      |                     |      |           | - 0.4 |      |           | 0.4  | mA   |
| 10L             | Low-level output current       |                     |      |           | 4     |      |           | 8    | mA   |
| fclock          | Clock frequency                |                     | 0    |           | 30    | 0    |           | 30   | MHz  |
|                 | Pulse duration                 | CLK high            | 20   |           |       | 20   |           |      |      |
| t <sub>W</sub>  | ruise duration                 | PRE or CLR low      | 25   |           |       | 25   |           |      | ns   |
| •               | Setup time before CLK ‡        | data high or low    | 20   |           |       | 20   |           |      |      |
| t <sub>su</sub> | Secret cline perore CEV 1      | PRE or CLR inactive | 20   |           |       | 20   |           |      | ns   |
| <sup>t</sup> h  | Hold time-data after CLK↓      |                     | 0    |           |       | 0    |           |      | ns   |
| TA              | Operating free-air temperature |                     | - 55 |           | 125   | 0    |           | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER      |            | TEST CONDITIONS†           |                        | S                        | SN54LS78A |         |       | SN74LS78A |      |              |      |
|----------------|------------|----------------------------|------------------------|--------------------------|-----------|---------|-------|-----------|------|--------------|------|
| 1 7117         | METER      |                            | TEST CONDITIO          | JN2.                     | MIN       | TYP‡    | MAX   | MIN       | TYP‡ | MAX          | UNIT |
| VIK            |            | V <sub>CC</sub> = MIN,     |                        |                          |           |         | - 1.5 |           |      | 1.5          | ٧    |
| Voн            |            | V <sub>CC</sub> = MIN,     | V <sub>IH</sub> = 2 V, | VIL = 0.7 V,             | 2.5       | 2.5 3.4 |       |           |      |              |      |
|                |            | $I_{OH} = -0.4 \text{ mA}$ |                        |                          | . 2.5     | 3.4     |       |           |      |              | v    |
| ·On            |            | VCC = MIN,                 | V <sub>IH</sub> = 2 V, | V <sub>IL</sub> = 0.8 V, |           |         |       | 2.7       | 3.4  |              | ľ    |
|                |            | $I_{OH} = -0.4 \text{ mA}$ |                        |                          |           |         |       | 2.7       | 3.4  |              |      |
|                |            | V <sub>CC</sub> = MIN,     | VIL = MAX,             | $V_{IH} = 2 V$           |           | 0.25    | 0.4   |           | 0.25 | 0.4          |      |
| VOL            |            | IOL = 4 mA                 |                        |                          |           | 0.25    | 0.4   |           | 0.23 | 0.4          | v    |
| OL             |            | V <sub>CC</sub> = MIN,     | VIL = MAX,             | $V_{IH} = 2 V$ ,         |           |         |       |           | 0.35 | 0.5          | ľ    |
|                |            | 10L = 8 mA                 |                        |                          |           |         |       |           | 0.55 | 0.5          |      |
|                | J or K     | V <sub>CC</sub> = MAX,     | V. = 7 V               |                          |           |         | 0.1   |           |      | 0.1          |      |
| l <sub>l</sub> | CLR        |                            |                        |                          |           |         | 0.6   |           |      | 0.6          | mA   |
| •              | PRE        |                            | .,                     |                          |           |         | 0.3   |           |      | 0.3          | '''  |
|                | CLK        |                            |                        |                          |           |         | 8.0   |           |      | 0.8          |      |
|                | J or K     |                            |                        |                          |           |         | 20    |           |      | 20           |      |
| ΉН             | CLR        | V <sub>CC</sub> = MAX,     | $V_1 = 2.7 \text{ V}$  |                          |           |         | 120   |           |      | 120          | μΑ   |
|                | PRE        |                            | ,                      |                          |           |         | 60    |           |      | 60           | ~~   |
|                | CLK        |                            |                        |                          |           |         | 160   |           |      | 160          |      |
|                | J or K     |                            | V <sub>1</sub> = 0.4 V |                          |           |         | - 0.4 |           |      | - 0.4        |      |
| IIL            | CLR<br>PRE | V <sub>CC</sub> = MAX,     |                        |                          |           |         | - 1.6 |           |      | <b>– 1.6</b> | mA   |
|                |            |                            | •                      |                          |           |         | - 0.8 |           |      | - 0.8        |      |
| 1 0            | CLK        |                            |                        |                          |           |         | - 1.6 |           |      | - 1.6        |      |
| los§           |            | V <sub>CC</sub> = MAX,     |                        |                          | - 20      |         | - 100 | - 20      |      | - 100        | mA   |
| ICC (To        | ntal)      | V <sub>CC</sub> = MAX,     | See Note 2             |                          |           | 4       | 6     |           | 4    | 6            | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ} \text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.

NOTE 2: With all outputs open, I<sub>CC</sub> is measured with the Q and Q outputs high in turn. At the time of measurement, the clock input is grounded.

NOTE 4: For certain devices where state commutation can be caused by shorting an output to ground, an equivalent test may be performed with  $V_0 \approx 2.25 \text{ V}$  and 2.125 V for the 54 family and the 74 family, respectively, with the minimum and maximum limits reduced to one half of their stated values.

# SN54LS78A, SN74LS78A DUAL J-K FLIP-FLOPS WITH PRESET, COMMON CLOCK, AND COMMON CLEAR

SDLS200 - DECEMBER 1983 - REVISED MARCH 1988

## switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C (see note 3)

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT)               | TEST CONDITIONS     |            |    | TYP | MAX | UNIT |
|-----------|-----------------|------------------------------|---------------------|------------|----|-----|-----|------|
| fmax      |                 |                              |                     |            | 30 | 45  |     | MHz  |
| tPLH .    | PRE, CLR or CLK | Q or $\overline{\mathbf{Q}}$ | $R_L = 2 k\Omega$ , | C∟ = 15 pF |    | 15  | 20  | ns   |
| tPHL      | , 02.1.0. 02.1. | 40,4                         |                     |            |    | 15  | 20  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated