# **BCD DECADE 16 BINARY SYNCHRONOUS BI-DIRECTIONAL COUNTERS**

The SN54/74LS168 is a fully synchronous 4-stage up/down counter featuring a preset capability for programmable operation, carry lookahead for easy cascading and a U/D input to control the direction of counting. The SN54/74LS168 counts in a BCD decade (8, 4, 2, 1) sequence. All state changes, whether in counting or parallel loading, are initiated by the LOW-to-HIGH transition of the clock.

- Low Power Dissipation 100 mW Typical
- High-Speed Count Frequency 30 MHz Typical
- Fully Synchronous Operation
- Full Carry Lookahead for Easy Cascading
- Single Up/Down Control Input
- Positive Edge-Trigger Operation

Q<sub>0</sub>

14

Q1

13

TC

15

2

CF

V<sub>CC</sub>

16

• Input Clamp Diodes Limit High-Speed Termination Effects

12

5

 $P_2$ 

C

11

6

P3

CFT

10

CFF

8



### **ON Semiconductor®**

http://onsemi.com

# **BCD DECADE 16 BINARY SYNCHRONOUS BI-DIRECTIONAL COUNTERS**

# LOW POWER SCHOTTKY



**PIN NAMES** 

1

U/D

|             | SYOK                                           | HIGH     | LOW       |
|-------------|------------------------------------------------|----------|-----------|
| CEP         | Count Enable Parallel (Active LOW) Input       | 0.5 U.L. | 0.25 L    |
| CET         | Count Enable Trickle (Active LOW) Input        | 1.0 U.L. | 0.5 L     |
| CP          | Clock Pulse (Active positive going edge) Input | 0.5 U.L. | 0.25 L    |
| PE          | Parallel Enable (Active LOW) Input             | 0.5 U.L. | 0.25 L    |
| U/D         | Up-Down Count Control Input                    | 0.5 U.L. | 0.25 L    |
| $P_0 - P_3$ | Parallel Data Inputs                           | 0.5 U.L. | 0.25 L    |
| $Q_0 - Q_3$ | Flip-Flop Outputs                              | 10 U.L.  | 5 (2.5) L |
| TC          | Terminal Count (Active LOW) Output             | 10 U.L.  | 5 (2.5) L |
|             |                                                |          | -         |

a. 1 TTL Unit Load (U.L.) = 40  $\mu$ A HIGH/1.6 mA LOW. b. The Output LOW drive factor is 2.5 U.L. for Military (54) and 5 U.L. for Commercial (74) Temperature Ranges.

#### STATE DIAGRAM

UP / DOWN DECADE COUNTER



#### **GUARANTEED OPERATING RANGES**

| Symbol          | Parameter                           |          | Min         | Тур        | Max         | Unit |
|-----------------|-------------------------------------|----------|-------------|------------|-------------|------|
| V <sub>CC</sub> | Supply Voltage                      | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25 | V    |
| T <sub>A</sub>  | Operating Ambient Temperature Range | 54<br>74 | -55<br>0    | 25<br>25   | 125<br>70   | °C   |
| I <sub>OH</sub> | Output Current — High               | 54, 74   |             |            | -0.4        | mA   |
| I <sub>OL</sub> | Output Current — Low                | 54<br>74 |             |            | 4.0<br>8.0  | mA   |

#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                                 |        | Limits |       |              |      |                                                                                   |
|-----------------|-------------------------------------------------|--------|--------|-------|--------------|------|-----------------------------------------------------------------------------------|
| Symbol          | Parameter                                       |        | Min    | Тур   | Max          | Unit | Test Conditions                                                                   |
| V <sub>IH</sub> | Input HIGH Voltage                              |        | 2.0    |       |              | ×    | Guaranteed Input HIGH Voltage for<br>All Inputs                                   |
| M.              | Input LOW Voltage                               | 54     |        |       | 0.7          | V    | Guaranteed Input LOW Voltage for                                                  |
| ۷L              |                                                 | 74     |        |       | 0.8          | V    | All Inputs                                                                        |
| V <sub>IK</sub> | Input Clamp Diode Voltage                       |        |        | -0.65 | - 1.5        | V    | $V_{CC} = MIN, I_{IN} = -18 \text{ mA}$                                           |
| Maria           | Output HIGH Voltage                             | 54     | 2.5    | 3.5   |              | V    | $V_{CC} = MIN, I_{OH} = MAX, V_{IN} = V_{IH}$                                     |
| ⊻он             |                                                 | 74     | 2.7    | 3.5   |              | V    | or V <sub>IL</sub> per Truth Table                                                |
|                 | Output LOW Voltage                              | 54, 74 |        | 0.25  | 0.4          | v    | $I_{OL} = 4.0 \text{ mA}$ $V_{CC} = V_{CC} \text{ MIN},$                          |
| V <sub>OL</sub> |                                                 | 74     |        | 0.35  | 0.5          | v    | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$J_{OL} = 8.0 \text{ mA}$ per Truth Table |
| IIH             | Input HIGH Current<br>Other Inputs<br>CET Input |        |        | Ç     | 20<br>40     | μA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V                                    |
|                 | Other Input<br>CET Input                        |        |        |       | 0.1<br>0.2   | mA   | •<br>V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V                               |
| IIL             | Input LOW Current<br>Other Input<br>CET Input   |        |        | 20    | -0.4<br>-0.8 | mA   | $V_{CC}$ = MAX, $V_{IN}$ = 0.4 V                                                  |
| I <sub>OS</sub> | Short Circuit Current (Note 1)                  |        | -20    |       | - 100        | mA   | V <sub>CC</sub> = MAX                                                             |
| I <sub>CC</sub> | Power Supply Current                            |        | KY.    | XY    | 34           | mA   | V <sub>CC</sub> = MAX                                                             |

Note 1: Not more than one output should be shorted at one time, nor for more than 1 second.

### FUNCTIONAL DESCRIPTION

The SN54/74LS168 uses edge-triggered D-type flip-flops that have no constraints on changing the control or data input signals in either state of the Clock. The only requirement is that the various inputs attain the desired state at least a set-up time before the rising edge of the clock and remain valid for the recommended hold time thereafter.

The parallel load operation takes precedence over the other operations, as indicated in the Mode Select Table. When PE is LOW, the data on the  $P_0-P_3$  inputs enters the flip-flops on the next rising edge of the Clock. In order for counting to occur, both CEP and CET must be LOW and PE must be HIGH. The U/D input then determines the direction of counting.

The Terminal Count (TC) output is normally HIGH and goes LOW, provided that  $\overrightarrow{CET}$  is LOW, when a counter reaches zero in the COUNT DOWN mode or reaches 15 (9 for the SN54/74LS168) in the COUNT UP mode. The TC output state is not a function of the Count Enable Parallel ( $\overrightarrow{CEP}$ ) input level. The TC output of the SN54/74LS168 decade counter can also be LOW in the illegal states 11, 13 and 15, which can occur when power is turned on or via parallel loading. If illegal state occurs, the SN54/74LS168 will return to the legitimate sequence within two counts. Since the TC signal is derived by decoding the flip-flop states, there exists the possibility of decoding spikes on TC. For this reason the use of TC as a clock signal is not recommended.

## MODE SELECT TABLE

| PE | CEP | CET | U/D | Action on Rising Clock Edge |
|----|-----|-----|-----|-----------------------------|
| L  | X   | X   | ХНL | Load (Pn →[ℚn)              |
| H  | L   | L   |     | Count Up (increment)        |
| H  | L   | L   |     | Count Down (decrement)      |
| H  | H   | X   | X   | No Change (Hold)            |
| H  | X   | H   | X   | No Change (Hold)            |

H = HIGH Voltage Level

L = LOW Voltage Level X = Immaterial

# AC CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5.0 V)

|                                               |                                                        | Limits |          |          |      |                                                   |
|-----------------------------------------------|--------------------------------------------------------|--------|----------|----------|------|---------------------------------------------------|
| Symbol                                        | Parameter                                              | Min    | Тур      | Max      | Unit | Test Conditions                                   |
| f <sub>MAX</sub>                              | Maximum Clock Frequency                                | 25     | 32       |          | MHz  |                                                   |
| t <sub>PLH</sub><br>t <sub>PHL</sub>          | Propagation Delay,<br>Clock to TC                      |        | 23<br>23 | 35<br>35 | ns   | 0                                                 |
| t <sub>PLH</sub><br>t <sub>PHL</sub>          | Propagation Delay,<br>Clock to any Q                   |        | 13<br>15 | 20<br>23 | ns   | V <sub>CC</sub> = 5.0 V<br>C <sub>L</sub> = 15 pF |
| t <sub>PLH</sub><br>t <sub>PHL</sub>          | Propagation Delay,<br>CET to TC                        |        | 15<br>15 | 20<br>20 | ns   | 4. 0 <sup>10</sup> A                              |
| t <sub>PLH</sub><br>t <sub>PHL</sub>          | Propagation Delay, $U/\overline{D}$ to $\overline{TC}$ |        | 17<br>19 | 25<br>29 | ns   | 1,0M,10,                                          |
| AC SETUP REQUIREMENTS (T <sub>A</sub> = 25°C) |                                                        |        |          |          |      |                                                   |

# AC SETUP REQUIREMENTS (T<sub>A</sub> = 25°C)

|                |                               |      | Limits | S            |      |                         |
|----------------|-------------------------------|------|--------|--------------|------|-------------------------|
| Symbol         | Parameter                     | Min  | Тур    | Max          | Unit | Test Conditions         |
| t <sub>W</sub> | Clock Pulse Width             | 25   |        | $\mathbf{O}$ | ns   |                         |
| t <sub>s</sub> | Setup Time,<br>Data or Enable | 20   |        | Ś            | ns   |                         |
| t <sub>s</sub> | Setup Time<br>PE              | 25   | 27     |              | ns   | V <sub>CC</sub> = 5.0 V |
| t <sub>s</sub> | Setup Time<br>U/D             | 30   | Y A    |              | ns   |                         |
| t <sub>h</sub> | Hold Time<br>Any Input        | 0    |        |              | ns   |                         |
|                | PLEASERPR                     | L'SV |        |              |      |                         |

#### AC WAVEFORMS







ON Semiconductor and use registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agsociated with such unintended or unauthorized use payers that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

#### Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

SN74LS168/D