# 1-of-8 Decoder/ Demultiplexer

The LSTTL/MSI SN74LS138 is a high speed 1-of-8 Decoder/Demultiplexer. This device is ideally suited for high speed bipolar memory chip select address decoding. The multiple input enables allow parallel expansion to a 1-of-24 decoder using just three LS138 devices or to a 1-of-32 decoder using four LS138s and one inverter. The LS138 is fabricated with the Schottky barrier diode process for high speed and is completely compatible with all ON Semiconductor TTL families.

- Demultiplexing Capability
- Multiple Input Enable for Easy Expansion
- Typical Power Dissipation of 32 mW
- Active Low Mutually Exclusive Outputs
- Input Clamp Diodes Limit High Speed Termination Effects

#### **GUARANTEED OPERATING RANGES**

| Symbol          | Parameter                              | Min  | Тур | Max  | Unit |
|-----------------|----------------------------------------|------|-----|------|------|
| V <sub>CC</sub> | Supply Voltage                         | 4.75 | 5.0 | 5.25 | V    |
| T <sub>A</sub>  | Operating Ambient<br>Temperature Range | 0    | 25  | 70   | ů    |
| I <sub>OH</sub> | Output Current - High                  |      |     | -0.4 | mA   |
| I <sub>OL</sub> | Output Current - Low                   |      |     | 8.0  | mA   |



#### ON Semiconductor™

http://onsemi.com

# LOW POWER SCHOTTKY



PLASTIC N SUFFIX CASE 648



SOIC D SUFFIX CASE 751B



SOEIAJ M SUFFIX CASE 966

#### **ORDERING INFORMATION**

| Device       | Package    | Shipping         |
|--------------|------------|------------------|
| SN74LS138N   | 16 Pin DIP | 2000 Units/Box   |
| SN74LS138D   | SOIC-16    | 38 Units/Rail    |
| SN74LS138DR2 | SOIC-16    | 2500/Tape & Reel |
| SN74LS138M   | SOEIAJ-16  | See Note 1       |
| SN74LS138MEL | SOEIAJ-16  | See Note 1       |

 For ordering information on the EIAJ version of the SOIC package, please contact your local ON Semiconductor representative.

#### **CONNECTION DIAGRAM DIP (TOP VIEW)**



NOTE:

The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package.

|                                      |                            | LOADING (Note a) |           |  |
|--------------------------------------|----------------------------|------------------|-----------|--|
| PIN NAMES                            |                            | HIGH             | LOW       |  |
| A <sub>0</sub> - A <sub>2</sub>      | Address Inputs             | 0.5 U.L.         | 0.25 U.L. |  |
| $\overline{E}_1, \overline{E}_2$     | Enable (Active LOW) Inputs | 0.5 U.L.         | 0.25 U.L. |  |
| $\frac{E_3}{O_0}$ - $\overline{O}_7$ | Enable (Active HIGH) Input | 0.5 U.L.         | 0.25 U.L. |  |
| $\overline{O}_0$ – $\overline{O}_7$  | Active LOW Outputs         | 10 U.L.          | 5 U.L.    |  |

#### NOTES:

a) 1 TTL Unit Load (U.L.) =  $40 \mu A HIGH/1.6 mA LOW$ .



#### LOGIC DIAGRAM



#### **FUNCTIONAL DESCRIPTION**

The LS138 is a high speed 1-of-8 Decoder/Demultiplexer fabricated with the low power Schottky barrier diode process. The decoder accepts three binary weighted inputs (A<sub>0</sub>, A<sub>1</sub>, A<sub>2</sub>) and when enabled provides eight mutually exclusive active LOW Outputs  $(\overline{O}_0 - \overline{O}_7)$ . The LS138 features three Enable inputs, two active LOW ( $\overline{E}_1$ ,  $\overline{E}_2$ ) and one active HIGH (E<sub>3</sub>). All outputs will be HIGH unless  $\overline{E}_1$ and  $\overline{E}_2$  are LOW and  $E_3$  is HIGH. This multiple enable

function allows easy parallel expansion of the device to a 1-of-32 (5 lines to 32 lines) decoder with just four LS138s and one inverter. (See Figure a.)

The LS138 can be used as an 8-output demultiplexer by using one of the active LOW Enable inputs as the data input and the other Enable inputs as strobes. The Enable inputs which are not used must be permanently tied to their appropriate active HIGH or active LOW state.

#### **TRUTH TABLE**

|                |                | INPU           | JTS            |                |                |                |            |                | OUT              | PUTS           |                |                |            |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|------------|----------------|------------------|----------------|----------------|----------------|------------|
| Ē <sub>1</sub> | E <sub>2</sub> | E <sub>3</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | O <sub>0</sub> | <u>0</u> 1 | O <sub>2</sub> | $\overline{O}_3$ | O <sub>4</sub> | <del>0</del> 5 | O <sub>6</sub> | <u>0</u> 7 |
| Н              | Х              | Х              | Х              | Х              | Х              | Н              | Н          | Н              | Н                | Н              | Н              | Н              | Н          |
| Х              | Н              | Χ              | Χ              | Χ              | Χ              | Н              | Н          | Н              | Н                | Н              | Н              | Н              | Н          |
| Х              | Χ              | L              | Χ              | Χ              | Χ              | Н              | Н          | H              | Н                | Н              | Н              | H              | Н          |
| L              | L              | Н              | L              | L              | L              | L              | Н          | Н              | Н                | Н              | Н              | Н              | Н          |
| L              | L              | Н              | Н              | L              | L              | Н              | L          | Н              | Н                | Н              | H 🔏            | CH'            | Н          |
| L              | L              | Н              | L              | Н              | L              | Н              | H          | L              | Н                | Н              | Н              | Н              | Н          |
| L              | L              | Н              | Н              | Н              | L              | Н              | H          | Н              | L                | Н              | H              | Н              | Н          |
| L              | L              | Н              | L              | L              | Н              | Н              | Н          | Н              | H /              | L              | H              | H              | Н          |
| L              | L              | Н              | Н              | L              | Н              | Н              | Н          | Н              | Н                | Н              | V L            | Н              | Н          |
| L              | L              | Н              | L              | Н              | Н              | Н              | Н          | Н              | H                | Ħ              | H              | L              | Н          |
| L              | L              | Н              | Н              | Н              | Н              | Н              | Н          | Н              | H                | H              | Н              | Н              | L          |

H = HIGH Voltage Level L = LOW Voltage Level

X = Don't Care



Figure a

### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                | Limits |       |      |      |                                                                                 |                                                                         |  |
|-----------------|--------------------------------|--------|-------|------|------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|
| Symbol          | Parameter                      | Min    | Тур   | Max  | Unit | Tes                                                                             | t Conditions                                                            |  |
| V <sub>IH</sub> | Input HIGH Voltage             | 2.0    |       |      | V    | Guaranteed Input HIGH Voltage for All Inputs                                    |                                                                         |  |
| V <sub>IL</sub> | Input LOW Voltage              |        |       | 0.8  | ٧    | Guaranteed Input LOW Voltage for All Inputs                                     |                                                                         |  |
| V <sub>IK</sub> | Input Clamp Diode Voltage      |        | -0.65 | -1.5 | V    | V <sub>CC</sub> = MIN, I <sub>IN</sub> = –18 mA                                 |                                                                         |  |
| V <sub>OH</sub> | Output HIGH Voltage            | 2.7    | 3.5   |      | V    | $V_{CC}$ = MIN, $I_{OH}$ = MAX, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ per Truth Table |                                                                         |  |
|                 | 0 1- 11 0 11 11 11 11          |        | 0.25  | 0.4  | V    | I <sub>OL</sub> = 4.0 mA                                                        | V <sub>CC</sub> = V <sub>CC</sub> MIN,                                  |  |
| V <sub>OL</sub> | Output LOW Voltage             |        | 0.35  | 0.5  | V    | I <sub>OL</sub> = 8.0 mA                                                        | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>per Truth Table |  |
| 1               | lanut IIICI I Currant          |        |       | 20   | μΑ   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 2.7 V                                  |                                                                         |  |
| I <sub>IH</sub> | Input HIGH Current             |        |       | 0.1  | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V                                  |                                                                         |  |
| I <sub>IL</sub> | Input LOW Current              |        |       | -0.4 | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V                                  |                                                                         |  |
| I <sub>OS</sub> | Short Circuit Current (Note 2) | -20    |       | -100 | mA   | V <sub>CC</sub> = MAX                                                           |                                                                         |  |
| I <sub>CC</sub> | Power Supply Current           |        |       | 10   | mA   | V <sub>CC</sub> = MAX                                                           |                                                                         |  |

<sup>2.</sup> Not more than one output should be shorted at a time, nor for more than 1 second.

## AC CHARACTERISTICS $(T_A = 25^{\circ}C)$

|                                      |                                                                                           | Levels of |     | Limits   | 10       | 12   |                                |
|--------------------------------------|-------------------------------------------------------------------------------------------|-----------|-----|----------|----------|------|--------------------------------|
| Symbol                               | Parameter                                                                                 | Delay     | Min | Тур      | Max      | Unit | Test Conditions                |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Address to Output                                                    | 2 2       | 0   | 13<br>27 | 20<br>41 | ns   |                                |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Address to Output                                                    | 3         | 0   | 18<br>26 | 27<br>39 | ns   | V <sub>CC</sub> = 5.0 V        |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay $\overline{\mathbb{E}}_1$ or $\overline{\mathbb{E}}_2$ Enable to Output | 2<br>2    |     | 12<br>21 | 18<br>32 | ns   | $V_{CC}$ = 5.0 V $C_L$ = 15 pF |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay E <sub>3</sub> Enable to Output                                         | 3 3       | 10  | 17<br>25 | 26<br>38 | ns   |                                |

# AC WAVEFORMS



Figure 1.



Figure 2.

#### PACKAGE DIMENSIONS

#### **N SUFFIX** PLASTIC PACKAGE CASE 648-08 **ISSUE R**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982. CONTROLLING DIMENSION: INCH.
- DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| A   | 0.740 | 0.770 | 18.80    | 19.55  |  |
| В   | 0.250 | 0.270 | 6.35     | 6.85   |  |
| Ç   | 0.145 | 0.175 | 3.69     | 4.44   |  |
| Á   | 0.015 | 0.021 | 0.39     | 0.53   |  |
| F   | 0.040 | 0.70  | 1.02     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.050 | BSC   | 1.27 BSC |        |  |
| 7   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.130 | 2.80     | 3.30   |  |
| L   | 0.295 | 0.305 | 7.50     | 7.74   |  |
| M   | 0°    | 10°   | 0 °      | 10 °   |  |
| S   | 0.020 | 0.040 | 0.51     | 1.01   |  |

#### PACKAGE DIMENSIONS

#### **D SUFFIX**

PLASTIC SOIC PACKAGE CASE 751B-05 **ISSUE J** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

- Y14.5M, 1982.

  CONTROLLING DIMENSION: MILLIMETER.

  DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0°     | 7°     | 0°        | 7°    |  |
| P   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| Ь   | 0.25   | 0.50   | 0.010     | 0.010 |  |

#### PACKAGE DIMENSIONS

#### **M SUFFIX**

SOEIAJ PACKAGE CASE 966-01 ISSUE O









#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER
- 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- TERMINAL NUMBERS ARE SHOWN FOR
  REFERENCE ONLY
- REFERENCE ONLY.

  5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018).

|                | MILLIN | IETERS | INC   | HES   |
|----------------|--------|--------|-------|-------|
| DIM            | MIN    | MAX    | MIN   | MAX   |
| Α              |        | 2.05   | -1    | 0.081 |
| Α1             | 0.05   | 0.20   | 0.002 | 0.008 |
| b              | 0.35   | 0.50   | 0.014 | 0.020 |
| C              | 0.18   | 0.27   | 0.007 | 0.011 |
| D              | 9.90   | 10.50  | 0.390 | 0.413 |
| E              | 5.10   | 5.45   | 0.201 | 0.215 |
| e              | 1.27   | BSC    | 0.050 | BSC   |
| ΗE             | 7.40   | 8.20   | 0.291 | 0.323 |
| L              | 0.50   | 0.85   | 0.020 | 0.033 |
| LΕ             | 1.10   | 1.50   | 0.043 | 0.059 |
| M              | 0 °    | 10°    | 0 °   | 10°   |
| Q <sub>1</sub> | 0.70   | 0.90   | 0.028 | 0.035 |
| Z              |        | 0.78   |       | 0.031 |

ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

**Europe, Middle East and Africa Technical Support:** Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative