SCBS003C - SEPTEMBER 1987 - REVISED NOVEMBER 1993

| <ul> <li>BiCMOS Process With TTL Inputs and</li></ul>                        | DW OR NT PACKAGE   |
|------------------------------------------------------------------------------|--------------------|
| Outputs                                                                      | (TOP VIEW)         |
| <ul> <li>BiCMOS Design Reduces Standby Current</li> </ul>                    |                    |
| <ul> <li>Flow-Through Pinout (All Inputs on</li></ul>                        | A1 [ 2 23 ] B1     |
| Opposite Side From Outputs)                                                  | A2 [ 3 22 ] B2     |
| <ul> <li>Functionally Equivalent to SN74ALS29833</li></ul>                   | A3 [] 4 21 [] B3   |
| and AMD Am29833                                                              | A4 [] 5 20 [] B4   |
| <ul> <li>High-Speed Bus Transceiver With Parity</li></ul>                    | A5 [ 6 19 ] B5     |
| Generator/Checker                                                            | A6 [ 7 18 ] B6     |
| <ul> <li>Parity-Error Flag With Open-Collector</li></ul>                     | A7 [] 8 17 [] B7   |
| Output                                                                       | A8 [] 9 16 ]] B8   |
| <ul> <li>Available Register For Storage of the</li></ul>                     | CLR 110 151 PARITY |
| Parity-Error Flag                                                            | CLR 11 14 OEB      |
| Package Options Include Plastic     Small-Outline (DW) Packages and Standard |                    |

Plastic 300-mil DIPs (NT)

#### description

The SN74BCT29833 is an 8-bit to 9-bit parity transceiver designed for asynchronous communication between data buses. When data is transmitted from the A to B bus, a parity bit is generated. When data is transmitted from the B to A bus with its corresponding parity bit, the parity-error (ERR) output will indicate whether or not an error in the B data has occurred. The output-enable (OEA, OEB) inputs can be used to disable the device so that the buses are effectively isolated.

A 9-bit parity generator/checker generates a parity-odd (PARITY) output and monitors the parity of the I/O ports with an open-collector parity-error ( $\overline{ERR}$ ) flag.  $\overline{ERR}$  is clocked into the register on the rising edge of the CLK input. The error flag register is cleared with a low pulse on the clear ( $\overline{CLR}$ ) input. When both  $\overline{OEA}$  and  $\overline{OEB}$  are low, data is transferred from the A bus to the B bus and inverted parity is generated. Inverted parity is a forced error condition which gives the designer more system diagnostic capability. The SN74BCT29833 provides true logic.

|     | INPUTS |                  |                      | OUTPUT AND I/O        |                             |    |    |        |                   |                                              |
|-----|--------|------------------|----------------------|-----------------------|-----------------------------|----|----|--------|-------------------|----------------------------------------------|
| OEB | OEA    | CLR              | CLK                  | Ai<br>∑ of H's        | Bi <sup>†</sup><br>∑ of H's | Α  | В  | PARITY | ERR‡              | FUNCTION                                     |
| L   | Н      | Х                | Х                    | Odd<br>Even           | NA                          | NA | А  | L<br>H | NA                | A data to B bus and generate parity          |
| н   | L      | Н                | $\uparrow$           | NA                    | Odd<br>Even                 | В  | NA | NA     | H<br>L            | B data to A bus and check parity             |
| Х   | Х      | L                | Х                    | Х                     | Х                           | Х  | NA | NA     | Н                 | Clear error-flag register                    |
| Н   | Н      | H<br>L<br>H<br>H | No↑<br>No↑<br>↑<br>↑ | X<br>X<br>Odd<br>Even | х                           | Z  | Z  | Z      | NC<br>H<br>H<br>L | Isolation§                                   |
| L   | L      | Х                | Х                    | Odd<br>Even           | NA                          | NA | A  | H      | NA                | A data to B bus and generate inverted parity |

The SN74BCT29833 is characterized for operation from 0°C to 70°C.

NA = not applicable, NC = no change, X = don't care

<sup>†</sup> Summation of high-level inputs includes PARITY along with Bi inputs.

<sup>‡</sup> Output states shown assume the ERR output was previously high.

§ In this mode, the ERR output, when enabled, shows inverted parity of the A bus.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1993, Texas Instruments Incorporated

SCBS003C - SEPTEMBER 1987 - REVISED NOVEMBER 1993

## functional logic diagram (positive logic)





SCBS003C - SEPTEMBER 1987 - REVISED NOVEMBER 1993

#### error-flag waveforms



#### ERROR-FLAG FUNCTION TABLE

| CLRCLKPOINT P $\overline{ERR}_{n-1}^{\dagger}$ $\overline{ERR}$ H $\uparrow$ HHHH $\uparrow$ XLLH $\uparrow$ LXLLXXHClear | FUNCTION | OUTPUT | OUTPUT<br>PRESTATE   | INTERNAL<br>TO DEVICE | INPUTS |        |
|---------------------------------------------------------------------------------------------------------------------------|----------|--------|----------------------|-----------------------|--------|--------|
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                     |          | ERR    | ERR <sub>n-1</sub> † | POINT P               | CLK    | CLR    |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                     |          | Н      | Н                    | Н                     | ↑      | Н      |
| L X X X H Clear                                                                                                           | Sample   | L      | L<br>X               | X<br>L                | ↑<br>↑ | H<br>H |
|                                                                                                                           | Clear    | Н      | Х                    | Х                     | Х      | L      |

<sup>†</sup> ERR<sub>n-1</sub> represents the state of the ERR output before any changes at CLR, CLK, or point P.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>CC</sub>        | 7 V                                 |
|----------------------------------------|-------------------------------------|
| Input voltage, V <sub>I</sub>          |                                     |
| Voltage applied to a disabled I/O port | 5.5 V                               |
| Operating free-air temperature range   | $\dots 0^{\circ}C$ to $70^{\circ}C$ |
| Storage temperature range              | -65°C to 150°C                      |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



SCBS003C – SEPTEMBER 1987 – REVISED NOVEMBER 1993

### recommended operating conditions

|                 |                                | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|-----|------|
| V <sub>CC</sub> | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH             | High-level input voltage       | 2   |     |     | V    |
| VIL             | Low-level input voltage        |     |     | 0.8 | V    |
| VOH             | High-level output voltage, ERR |     |     | 2.4 | V    |
| IOH             | High-level output current      |     |     | -24 | mA   |
| IOL             | Low-level output current       |     |     | 48  | mA   |
| TA              | Operating free-air temperature | 0   |     | 70  | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                     |                          | MIN                      | TYP† | MAX  | UNIT  |     |  |
|--------------------------|-------------------------------|--------------------------|--------------------------|------|------|-------|-----|--|
| VIK                      |                               | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA  |      |      | -1.2  | V   |  |
|                          |                               |                          | I <sub>OH</sub> = -15 mA | 2.4  |      |       |     |  |
| VOH                      | All inputs/outputs except ERR | VCC = 4.5 V              | I <sub>OH</sub> = -24 mA | 2    |      |       | V   |  |
| IOH                      | ERR                           | $V_{CC} = 4.5 V,$        | V <sub>OH</sub> = 2.4 V  |      |      | 20    | μΑ  |  |
| VOL                      |                               | V <sub>CC</sub> = 4.5 V, | I <sub>OL</sub> = 48 mA  |      | 0.35 | 0.5   | V   |  |
| Ц                        |                               | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 5.5 V   |      |      | 0.1   | mA  |  |
| ι <sub>Η</sub> ‡         |                               | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V   |      |      | 20    | μΑ  |  |
| +                        | Data                          |                          | <u>)/- 04)/</u>          |      |      | -0.2  | ~^^ |  |
| IIL <sup>+</sup> Control |                               | VCC = 5.5 V,             | V  = 0.4 V               |      |      | -0.75 | mA  |  |
| los§                     |                               | V <sub>CC</sub> = 5.5 V, | $V_{O} = 0$              | -75  |      | -250  | mA  |  |
| ICCL                     |                               | V <sub>CC</sub> = 5.5 V, | Outputs open             |      | 55   | 80    | mA  |  |
| ICCZ                     |                               | V <sub>CC</sub> = 5.5 V, | Outputs open             |      | 30   | 45    | mA  |  |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V,  $T_A = 25^{\circ}C$ .

<sup>‡</sup> These parameters include off-state output current for I/O ports only.

§ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                |                       |               | MIN | MAX | UNIT |  |
|----------------|-----------------------|---------------|-----|-----|------|--|
|                |                       | CLK high      | 10  |     |      |  |
| tw             | Pulse duration        | CLK low       | 10  |     | ns   |  |
|                |                       | CLR low       | 10  |     |      |  |
|                |                       | Bi and PARITY | 12  |     |      |  |
| tsu            | Setup time before CLK | CLR inactive  | 12  |     | ns   |  |
| t <sub>h</sub> | Hold time after CLK↑  | Bi and PARITY | 0   |     | ns   |  |



SCBS003C - SEPTEMBER 1987 - REVISED NOVEMBER 1993

| PARAMETER        | FROM<br>(INPUT) | то<br>) (OUTPUT) |     |     | -<br>-<br>-<br>-<br>-<br>- | $V_{CC} = 4.5$<br>$C_{L} = 50 \text{ pl}$<br>R1 = 500  g<br>R2 = 500  g<br>$T_{A} = \text{MIN} 1$ | UNIT |     |
|------------------|-----------------|------------------|-----|-----|----------------------------|---------------------------------------------------------------------------------------------------|------|-----|
|                  |                 |                  | MIN | TYP | MAX                        | MIN                                                                                               | MAX  |     |
| <sup>t</sup> PLH | 4 D             | DanA             | 1   | 5   | 7                          | 1                                                                                                 | 8    |     |
| <sup>t</sup> PHL | A or B          | B or A           | 1.5 | 5   | 8                          | 1.5                                                                                               | 10   | ns  |
| <sup>t</sup> PLH |                 | PARITY           | 1.5 | 7   | 9                          | 1.5                                                                                               | 11   | ns  |
| <sup>t</sup> PHL | A               |                  | 1.5 | 10  | 13                         | 1.5                                                                                               | 15   |     |
| <sup>t</sup> PZH |                 | A as D           | 2   | 11  | 15                         | 2                                                                                                 | 19   |     |
| <sup>t</sup> PZL | OEA OF OEB      | A or B           | 2   | 13  | 17                         | 2                                                                                                 | 21   | ns  |
| <sup>t</sup> PHZ |                 | A                | 2   | 8   | 11                         | 2                                                                                                 | 15   |     |
| <sup>t</sup> PLZ | OEA OF OEB      | A or B           | 2   | 10  | 14                         | 2                                                                                                 | 17   | ns  |
|                  | CLK             |                  | 1.5 | 7   | 10                         | 1.5                                                                                               | 12   |     |
| <sup>T</sup> PLH | CLR             | EKK              | 1.5 | 13  | 17                         | 1.5                                                                                               | 20   | ns  |
| <sup>t</sup> PLH |                 |                  | 1.5 | 10  | 13                         | 1.5                                                                                               | 15   |     |
| <sup>t</sup> PHL | UEA             | PARITY           | 1.5 | 10  | 13                         | 1.5                                                                                               | 15   | IIS |

switching characteristics (see Note 1)

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 1: Load circuits and voltage waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated