SDAS050B - DECEMBER 1983 - REVISED DECEMBER 1994

- Generate Either Odd or Even Parity for Nine Data Lines
- Cascadable for n-Bit Parity
- Direct Bus Connection for Parity Generation or Checking by Using the Parity I/O Port
- Glitch-Free Bus During Power Up/Down
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

### description

The SN54AS286 and SN74AS286 universal 9-bit parity generators/checkers feature a local output for parity checking and a 48-mA bus-driving parity input/output (I/O) port for parity generation/checking. The word-length capability is easily expanded by cascading.

The transmit ( $\overline{XMIT}$ ) control input is implemented specifically to accommodate cascading. When  $\overline{XMIT}$  is low, the parity tree is disabled and PARITY ERROR remains at a high logic level regardless of the input levels. When XMIT is high, the parity tree is enabled. PARITY ERROR indicates a parity error when either an even number of inputs (A–I) are high and PARITY I/O is forced to a low logic level, or when an odd number of inputs are high and PARITY I/O is forced to a high logic level.







NC - No internal connection

The I/O control circuitry was designed so that the I/O port remains in the high-impedance state during power up or power down to prevent bus glitches.

The SN54AS286 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74AS286 is characterized for operation from 0°C to 70°C.

| FUNCTION TABLE                                                                         |      |               |                 |  |  |  |  |  |
|----------------------------------------------------------------------------------------|------|---------------|-----------------|--|--|--|--|--|
| NUMBER OF INPUTS<br>(A-I) THAT<br>ARE HIGH                                             | XMIT | PARITY<br>I/O | PARITY<br>ERROR |  |  |  |  |  |
| 0, 2, 4, 6, 8                                                                          | I    | Н             | Н               |  |  |  |  |  |
| 1, 3, 5, 7, 9                                                                          | Ι    | L             | Н               |  |  |  |  |  |
| 0.0.4.0.0                                                                              | h    | h             | Н               |  |  |  |  |  |
| 0, 2, 4, 6, 8                                                                          | h    | I             | L               |  |  |  |  |  |
| 1, 3, 5, 7, 9                                                                          | h    | h             | L               |  |  |  |  |  |
| 1, 3, 5, 7, 9                                                                          | h    | I             | Н               |  |  |  |  |  |
| h = high input level I = low input level<br>H = high output level L = low output level |      |               |                 |  |  |  |  |  |

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright  $\ensuremath{\textcircled{}}$  1994, Texas Instruments Incorporated

POST OFFICE BOX 655303 

DALLAS, TEXAS 75265
POST OFFICE BOX 1443 
HOUSTON. TEXAS 77251–1443

SDAS050B - DECEMBER 1983 - REVISED DECEMBER 1994

## logic symbol<sup>†</sup>



 $^\dagger$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.

## logic diagram (positive logic)



Pin numbers shown are for the D, J, and N packages.



SDAS050B - DECEMBER 1983 - REVISED DECEMBER 1994

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                                  |                |
|------------------------------------------------------------------|----------------|
| Input voltage, V <sub>I</sub>                                    | /V             |
| Voltage applied to a disabled 3-state output                     | 5.5 V          |
| Operating free-air temperature range, T <sub>A</sub> : SN54AS286 | –55°C to 125°C |
| SN74AS286                                                        | 0°C to 70°C    |
| Storage temperature range                                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions

|     |                                     |              | SI  | SN54AS286 |     |     | SN74AS286 |     |      |  |
|-----|-------------------------------------|--------------|-----|-----------|-----|-----|-----------|-----|------|--|
|     |                                     |              | MIN | NOM       | MAX | MIN | NOM       | MAX | UNIT |  |
| VCC | Supply voltage                      |              | 4.5 | 5         | 5.5 | 4.5 | 5         | 5.5 | V    |  |
| VIH | High-level input voltage            |              | 2   |           |     | 2   |           |     | V    |  |
| VIL | Low-level input voltage             |              |     |           | 0.8 |     |           | 0.8 | V    |  |
|     | LPak local activity summary         | PARITY ERROR |     |           | -2  |     |           | -2  |      |  |
| ЮН  | IOH High-level output current       | PARITY I/O   |     |           | -12 |     |           | -15 | mA   |  |
|     |                                     | PARITY ERROR |     |           | 20  |     |           | 20  |      |  |
| IOL | Low-level output current PARITY I/O |              |     |           | 32  |     |           | 48  | mA   |  |
| TA  | Operating free-air temperature      |              | -55 |           | 125 | 0   |           | 70  | °C   |  |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     |                   |                            |                           | SN                 | SN54AS286                |      |                    | SN74AS286 |       |      |  |
|-----|-------------------|----------------------------|---------------------------|--------------------|--------------------------|------|--------------------|-----------|-------|------|--|
|     | PARAMETER         | TEST CONDITIONS            |                           | MIN                | MIN TYP <sup>‡</sup> MAX |      | MIN                | TYP‡      | MAX   | UNIT |  |
| VIK |                   | V <sub>CC</sub> = 4.5 V,   | I <sub>I</sub> = – 18 mA  |                    |                          | -1.2 |                    |           | -1.2  | V    |  |
|     | All outputs       | $V_{CC}$ = 4.5 V to 5.5 V, | $I_{OH} = -2 \text{ mA}$  | V <sub>CC</sub> -2 |                          |      | V <sub>CC</sub> -2 |           |       |      |  |
|     |                   |                            | $I_{OH} = -3 \text{ mA}$  | 2.4                | 2.9                      |      | 2.4                | 3         |       |      |  |
| VOH | PARITY I/O        | V <sub>CC</sub> = 4.5 V    | $I_{OH} = -12 \text{ mA}$ | 2.4                |                          |      |                    |           |       | V    |  |
|     |                   |                            | $I_{OH} = -15 \text{ mA}$ |                    |                          |      | 2.4                |           |       |      |  |
|     | PARITY ERROR      |                            | I <sub>OL</sub> = 20 mA   |                    | 0.35                     | 0.5  |                    | 0.35      | 0.5   |      |  |
| VOL | $V_{\rm CC} = 4.$ | V <sub>CC</sub> = 4.5 V    | I <sub>OL</sub> = 32 mA   |                    |                          | 0.5  |                    |           |       | V    |  |
|     | PARITY I/O        |                            | I <sub>OL</sub> = 48 mA   |                    |                          |      |                    |           | 0.5   |      |  |
| 1.  | PARITY I/O        |                            | V <sub>I</sub> = 5.5 V    |                    |                          | 0.1  |                    |           | 0.1   |      |  |
| 1j  | All other inputs  | V <sub>CC</sub> = 5.5 V    | $V_{I} = 7 V$             |                    |                          | 0.1  |                    |           | 0.1   | mA   |  |
|     | PARITY I/O§       |                            | V 07V                     |                    |                          | 50   |                    |           | 50    | •    |  |
| ΊН  | All other inputs  | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 2.7 V    |                    |                          | 20   |                    |           | 20    | μA   |  |
|     | PARITY I/O§       |                            | N 0.4M                    |                    |                          | -0.5 |                    |           | -0.5  |      |  |
| ΊL  | All other inputs  | V <sub>CC</sub> = 5.5 V,   | VI = 0.4 V                |                    |                          | -0.5 |                    |           | -0.5  | mA   |  |
| IO  |                   | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 2.25 V   | -30                |                          | -112 | -30                |           | -112  | mA   |  |
|     | Transmit          | V <sub>CC</sub> = 5.5 V    |                           |                    | 30                       | 43   |                    | 30        | 30 43 | mA   |  |
| ICC | Receive           | VCC = 0.5 V                |                           |                    | 35                       | 50   |                    | 35        | 50    |      |  |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

§ For I/O ports, the parameters IIH and IIL include the off-state output current.

The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.



# SN54AS286, SN74AS286 9-BIT PARITY GENERATORS/CHECKERS WITH BUS-DRIVER PARITY I/O PORT SDAS050B - DECEMBER 1983 - REVISED DECEMBER 1994

## switching characteristics (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | CL<br>R1<br>R2 | = 50 pF<br>= 500 Ω<br>= 500 Ω<br>= 500 Ω | 2,  |      | UNIT |
|------------------|-----------------|----------------|----------------|------------------------------------------|-----|------|------|
|                  |                 |                | MIN            | MAX                                      | MIN | MAX  |      |
| <sup>t</sup> PLH | A A I           |                | 3              | 17                                       | 3   | 15   |      |
| <sup>t</sup> PHL | Any A – I       | PARITY I/O     | 3              | 15                                       | 3   | 14   | ns   |
| <sup>t</sup> PLH | Amir A 1        |                | 3              | 20                                       | 3   | 16.5 |      |
| <sup>t</sup> PHL | Any A – I       | PARITY ERROR   | 3              | 18                                       | 3   | 16.5 | ns   |
| <sup>t</sup> PLH |                 |                | 3              | 10                                       | 3   | 9    |      |
| <sup>t</sup> PHL | PARITY I/O      | PARITY ERROR   | 3              | 10                                       | 3   | 9    | ns   |
| <sup>t</sup> PZH | X4.417          |                | 3              | 14                                       | 3   | 13   |      |
| tPZL             | XMIT            | PARITY I/O     | 3              | 17                                       | 3   | 16   | ns   |
| <sup>t</sup> PHZ | XMIT            | PARITY I/O     | 3              | 13                                       | 3   | 11.5 |      |
| t <sub>PLZ</sub> |                 | PARITY I/O     | 3              | 11                                       | 3   | 10   | ns   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



## **APPLICATION INFORMATION**

Figure 1 shows a 32-bit parity generator/checker with output polarity switching, parity-error detection, and parity on every byte.



Pin numbers shown are for the D, J, and N packages.





SDAS050B - DECEMBER 1983 - REVISED DECEMBER 1994

## **APPLICATION INFORMATION**

Figure 2 shows a 90-bit parity generator/checker with  $\overline{XMIT}$  on the last stage available for use with parity detection.



Pin numbers shown are for the D, J, and N packages.





SDAS050B - DECEMBER 1983 - REVISED DECEMBER 1994

#### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A. CI includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- All input pulses have the following characteristics: PRR  $\leq$  1 MHz, t<sub>r</sub> = t<sub>f</sub> = 2 ns, duty cycle = 50%. D.
- E.
- The outputs are measured one at a time with one transition per measurement.

#### Figure 3. Load Circuits and Voltage Waveforms





www.ti.com

6-Jan-2013

## **PACKAGING INFORMATION**

| Orderable Device | Status   | Package Type | Package | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Samples          |
|------------------|----------|--------------|---------|------|-------------|----------------------------|------------------|--------------------|------------------|
|                  | (1)      |              | Drawing |      |             | (2)                        |                  | (3)                | (Requires Login) |
| 5962-8966301CA   | ACTIVE   | CDIP         | J       | 14   |             | TBD                        | Call TI          | Call TI            |                  |
| SN54AS286J       | OBSOLETE | CDIP         | J       | 14   |             | TBD                        | Call TI          | Call TI            |                  |
| SN74AS286D       | ACTIVE   | SOIC         | D       | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                  |
| SN74AS286DE4     | ACTIVE   | SOIC         | D       | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                  |
| SN74AS286DG4     | ACTIVE   | SOIC         | D       | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                  |
| SN74AS286DR      | OBSOLETE | SOIC         | D       | 14   |             | TBD                        | Call TI          | Call TI            |                  |
| SN74AS286DRE4    | OBSOLETE | SOIC         | D       | 14   |             | TBD                        | Call TI          | Call TI            |                  |
| SN74AS286DRG4    | OBSOLETE | SOIC         | D       | 14   |             | TBD                        | Call TI          | Call TI            |                  |
| SN74AS286N       | ACTIVE   | PDIP         | Ν       | 14   | 25          | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |                  |
| SN74AS286NE4     | ACTIVE   | PDIP         | Ν       | 14   | 25          | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type |                  |
| SNJ54AS286FK     | OBSOLETE | LCCC         | FK      | 20   |             | TBD                        | Call TI          | Call TI            |                  |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.





www.ti.com

6-Jan-2013

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AS286, SN74AS286 :

Catalog: SN74AS286

Military: SN54AS286

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

LEADLESS CERAMIC CHIP CARRIER

FK (S-CQCC-N\*\*) 28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated