## FEATURES

- Member of the Texas Instruments Widebus ${ }^{\text {TM }}$ Family
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)


## DESCRIPTION/ORDERING INFORMATION

This device contains four independent noninverting buffers and an 8 -bit noninverting bus transceiver and D-type latch, designed for $1.65-\mathrm{V}$ to $3.6-\mathrm{V} \mathrm{V}_{\mathrm{CC}}$ operation.
The SN74ALVCH16973 is particularly suitable for demultiplexing an address/data bus into a dedicated address bus and dedicated data bus. The device is used where there is asynchronous bidirectional communication between the A and B data bus, and the address signals are latched and buffered on the $Q$ bus. The control-function implementation minimizes external timing requirements.
This device can be used as one 4 -bit buffer, one 8 -bit transceiver, or one 8 -bit latch. It allows data transmission from the $A$ bus to the $B$ bus or from the $B$ bus to the A bus, depending on the logic level at the direction-control (DIR) input. The transceiver output-enable (TOE) input can be used to disable the transceivers so that the A and B buses effectively are isolated.

DGG, DGV, OR DL PACKAGE
(TOP VIEW)

| TOE[1 | $\mathrm{U}_{48}$ DIR |
| :---: | :---: |
| D10 | 47 B1 |
| A1 3 | 46 Q1 |
| GND [4 | $45]$ GND |
| Y1 ${ }^{5}$ | 44 В2 |
| A2 ${ }^{6}$ | 43 Q2 |
| $\mathrm{V}_{\text {cc }}{ }^{\text {[ }}$ | $42 \mathrm{~V}_{\mathrm{Cc}}$ |
| D2 ${ }^{\text {d }}$ | 41 B3 |
| A3 9 | 40 Q3 |
| GND 10 | 39 GND |
| Y2 11 | 38 B4 |
| A4 12 | 37 Q4 |
| D3 13 | 36 B5 |
| A5 14 | 35 Q5 |
| GND 15 | 34 GND |
| Y3 16 | 33 B6 |
| A6 17 | 32 Q6 |
| $\mathrm{V}_{\text {CC }} 18$ | ${ }_{31} \mathrm{~V}_{\mathrm{CC}}$ |
| D4 19 | 30 B7 |
| A7 20 | 29 Q7 |
| GND 21 | 28 GND |
| A8 22 | 27 Q8 |
| Y4 23 | 26 B8 |
| LE 24 | $25]$ LOE |

ORDERING INFORMATION

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGE ${ }^{(1)}$ |  | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
| :--- | :--- | :--- | :--- | :--- |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | SSOP - DL | Tube | SN74ALVCH16973DL | ALVCH16973 |
|  |  | Tape and reel | SN74ALVCH16973DLR |  |
|  | TSSOP - DGG | Tape and reel | SN74ALVCH16973DGGR | ALVCH16973 |
|  | TVSOP - DGV | Tape and reel | SN74ALVCH16973DGVR | VH973 |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## DESCRIPTION/ORDERING INFORMATION (CONTINUED)

When the latch-enable (LE) input is high, the Q outputs follow the data (A) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the A inputs. The latch output-enable (LOE) input can be used to place the nine Q outputs in either a normal logic state (high or low logic level) or the high-impedance state. In the high-impedance state, the Q outputs neither drive nor load the bus lines significantly. LOE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the Q outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, $\overline{\text { LOE }}$ and TOE should be tied to $\mathrm{V}_{\mathrm{CC}}$ through pullup resistors; the minimum values of the resistors are determined by the current-sinking capability of the drivers.
The four independent noninverting buffers perform the Boolean function $\mathrm{Y}=\mathrm{D}$ and are independent of the state of DIR, TOE, LE, and LOE.

The A and B I/Os and D inputs have bus-hold circuitry. Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

FUNCTION TABLES

| INPUTS |  | OPERATION |
| :---: | :---: | :---: |
| TOE | DIR |  |
| $L$ | $L$ | B data to $A$ bus |
| L | $H$ | A data to B bus |
| $H$ | $X$ | A bus and $B$ bus <br> isolation |


| INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| LOE | LE | A | Q |
| L | H | H | H |
| L | H | L | L |
| L | L | X | Q $_{0}$ |
| H | X | X | Z |


| INPUT <br> D | OUTPUT <br> $\mathbf{Y}$ |
| :---: | :---: |
| L | L |
| H | H |



To Seven Other Channels
 WITH FOUR INDEPENDENT BUFFERS
SCES435B-APRIL 2003-REVISED SEPTEMBER 2004

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

over operating free-air temperature range (unless otherwise noted)

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage range |  | -0.5 | 4.6 | V |
|  |  | Except I/O and D input ports ${ }^{(2)}$ | -0.5 | 4.6 |  |
| $V_{1}$ |  | I/O and D input ports ${ }^{(2)(3)}$ | -0.5 | $\mathrm{V}_{C C}+0.5$ | V |
| $\mathrm{V}_{\mathrm{O}}$ | Output voltage range ${ }^{(2)(3)}$ |  | -0.5 | $\mathrm{V}_{C C}+0.5$ | V |
| $\mathrm{I}_{\text {K }}$ | Input clamp current | $\mathrm{V}_{1}<0$ |  | -50 | mA |
| $\mathrm{l}_{\text {OK }}$ | Output clamp current | $\mathrm{V}_{\mathrm{O}}<0$ |  | -50 | mA |
| $\mathrm{I}_{0}$ | Continuous output current |  |  | $\pm 50$ | mA |
|  | Continuous current through each $\mathrm{V}_{\mathrm{CC}}$ or GND |  |  | $\pm 100$ | mA |
|  |  | DGG package |  | 70 |  |
| $\theta_{\mathrm{JA}}$ | Package thermal impedance ${ }^{(4)}$ | DGV package |  | 58 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | DL package |  | 63 |  |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range |  | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
(3) This value is limited to 4.6 V maximum.
(4) The package thermal impedance is calculated in accordance with JESD 51-7.

## RECOMMENDED OPERATING CONDITIONS ${ }^{(1)}$

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 1.65 | 3.6 | V |
|  |  | $\mathrm{V}_{C C}=1.65 \mathrm{~V}$ to 1.95 V | $0.65 \times \mathrm{V}_{\mathrm{CC}}$ |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 2.7 V | 1.7 |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V | 2 |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=1.65 \mathrm{~V}$ to 1.95 V |  | $\times \mathrm{V}_{\mathrm{CC}}$ |  |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ to 2.7 V |  | 0.7 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 3.6 V |  | 0.8 |  |
| $\mathrm{V}_{1}$ | Input voltage |  | 0 | $\mathrm{V}_{\text {CC }}$ | V |
| $\mathrm{V}_{\mathrm{O}}$ | Output voltage |  | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  |  | $\mathrm{V}_{C C}=1.65 \mathrm{~V}$ |  | -4 |  |
| Іон | -level output current | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ |  | -12 | mA |
| OH | - | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | -12 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ |  | -24 |  |
|  |  | $\mathrm{V}_{C C}=1.65 \mathrm{~V}$ |  | 4 |  |
|  | Low-level | $\mathrm{V}_{\mathrm{CC}}=2.3 \mathrm{~V}$ |  | 12 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | 12 |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ |  | 24 |  |
| $\Delta \mathrm{t} / \Delta \mathrm{v}$ | Input transition rise or fall rate |  |  | 10 | ns/V |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

(1) All unused control inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## ELECTRICAL CHARACTERISTICS

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER |  | TEST CON | $\mathrm{V}_{\mathrm{cc}}$ | MIN | TYP(1) MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ |  | $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | 1.65 V to 3.6 V | $\mathrm{V}_{\text {CC }}-0.2$ |  | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 1.65 V | 1.2 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-6 \mathrm{~mA}$ | 2.3 V | 2 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ | 2.3 V | 1.7 |  |  |
|  |  | 2.7 V | 2.2 |  |  |
|  |  | 3 V | 2.4 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA}$ | 3 V | 2 |  |  |
| $\mathrm{V}_{\text {OL }}$ |  |  | $\mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ | 1.65 V to 3.6 V |  | 0.2 | V |
|  |  | $\mathrm{l}_{\mathrm{OL}}=4 \mathrm{~mA}$ | 1.65 V |  | 0.45 |  |  |
|  |  | $\mathrm{l}_{\mathrm{OL}}=6 \mathrm{~mA}$ | 2.3 V |  | 0.4 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}$ | 2.3 V |  | 0.7 |  |  |
|  |  | 2.7 V |  | 0.4 |  |  |
|  |  | $\mathrm{l}_{\mathrm{OL}}=24 \mathrm{~mA}$ | 3 V |  | 0.55 |  |  |
| 1 |  |  | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ or GND | 3.6 V |  | $\pm 5$ | $\mu \mathrm{A}$ |
| $\mathrm{IBHL}^{(2)}$ |  | $\mathrm{V}_{1}=0.57 \mathrm{~V}$ | 1.65 V | 25 |  | $\mu \mathrm{A}$ |  |
|  |  | $\mathrm{V}_{1}=0.7 \mathrm{~V}$ | 2.3 V | 45 |  |  |  |
|  |  | $\mathrm{V}_{1}=0.8 \mathrm{~V}$ | 3 V | 75 |  |  |  |
| $\mathrm{IBHH}^{(3)}$ |  | $\mathrm{V}_{1}=1.07 \mathrm{~V}$ | 1.65 V | -25 |  | $\mu \mathrm{A}$ |  |
|  |  | $\mathrm{V}_{1}=1.7 \mathrm{~V}$ | 2.3 V | -45 |  |  |  |
|  |  | $\mathrm{V}_{1}=2 \mathrm{~V}$ | 3 V | -75 |  |  |  |
| $\mathrm{I}_{\text {BHLO }}{ }^{(4)}$ |  | $\mathrm{V}_{1}=0$ to $\mathrm{V}_{\mathrm{CC}}$ | 1.95 V | 200 |  | $\mu \mathrm{A}$ |  |
|  |  | 2.7 V | 300 |  |  |  |
|  |  | 3.6 V | 500 |  |  |  |
| $\mathrm{I}_{\mathrm{BHHO}}{ }^{(5)}$ |  |  | $\mathrm{V}_{1}=0$ to $\mathrm{V}_{\mathrm{CC}}$ | 1.95 V | -200 |  | $\mu \mathrm{A}$ |
|  |  | 2.7 V |  | -300 |  |  |  |
|  |  | 3.6 V |  | -500 |  |  |  |
| $\mathrm{l}_{\mathrm{Oz}}$ |  |  | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 3.6 V |  | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc |  | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND, $\mathrm{I}_{\mathrm{O}}=0$ | 3.6 V |  | 30 | $\mu \mathrm{A}$ |  |
| $\Delta l_{\text {c }}$ |  | One input at $\mathrm{V}_{\mathrm{CC}}-0.6 \mathrm{~V}$, Other inputs at $\mathrm{V}_{\mathrm{CC}}$ or GND | 3 V to 3.6 V |  | 750 | $\mu \mathrm{A}$ |  |
| $\mathrm{C}_{\mathrm{i}}$ | Control inputs | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ or GND | 3.3 V |  | 3 | pF |  |
|  | D |  |  |  | 4 |  |  |
| $\mathrm{C}_{\text {io }}$ | A ports | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 3.3 V |  | 4.5 | pF |  |
|  | B ports |  |  |  | 4.5 |  |  |
| $\mathrm{C}_{0}$ | Q | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 3.3 V |  | 3 | pF |  |

(1) All typical values are at $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
(2) The bus-hold circuit can sink at least the minimum low sustaining current at $\mathrm{V}_{\mathrm{IL}}$ max. $\mathrm{I}_{\mathrm{BHL}}$ should be measured after lowering $\mathrm{V}_{\text {IN }}$ to GND and then raising it to $\mathrm{V}_{\mathrm{IL}} \max$.
(3) The bus-hold circuit can source at least the minimum high sustaining current at $\mathrm{V}_{\mathrm{IH}}$ min. $\mathrm{I}_{\mathrm{BH}}$ should be measured after raising $\mathrm{V}_{\mathrm{IN}}$ to $\mathrm{V}_{\mathrm{CC}}$ and then lowering it to $\mathrm{V}_{\mathrm{IH}} \mathrm{min}$.
(4) An external driver must source at least $I_{B H L O}$ to switch this node from low to high.
(5) An external driver must sink at least $I_{B H H O}$ to switch this node from high to low.
(6) For I/O ports, the parameter $\mathrm{I}_{\mathrm{OZ}}$ includes the input leakage current.

TIMING REQUIREMENTS
over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|  |  | $\mathrm{V}_{\mathrm{cc}}=1.8 \mathrm{~V}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V} \\ \pm 0.2 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{w}}$ | Pulse duration, LE high | 2 |  | 2 |  | 2 |  | ns |
| $\mathrm{t}_{\text {su }}$ | Setup time, data before LE $\downarrow$ | 0.9 |  | 0.9 |  | 0.9 |  | ns |
| $\mathrm{t}_{\mathrm{h}}$ | Hold time, data after LE $\downarrow$ | 0.9 |  | 0.9 |  | 0.9 |  | ns |

## SWITCHING CHARACTERISTICS

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER | FROM (INPUT) | $\begin{gathered} \text { TO } \\ \text { (OUTPUT) } \end{gathered}$ | $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | $\begin{gathered} \mathrm{V}_{\mathrm{cc}}=2.5 \mathrm{~V} \\ \pm 0.2 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V} \\ \pm 0.3 \mathrm{~V} \end{gathered}$ |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP | MIN | MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{pd}}$ | D | Y | 2.2 | 0.5 | 3.2 | 0.5 | 3 | ns |
|  | A | Q | 2.2 | 0.5 | 3.2 | 0.5 | 3 |  |
|  | LE |  | 2.8 | 0.5 | 3.3 | 0.5 | 3 |  |
|  | A or B | $B$ or A | 2.2 | 0.5 | 3.2 | 0.5 | 3 |  |
| $t_{\text {en }}$ | LOE | Q | 2.9 | 0.7 | 4.9 | 0.7 | 4.7 | ns |
|  | TOE | A or B | 3 | 0.7 | 4.6 | 0.7 | 4.4 |  |
|  | DIR |  | 3.4 | 0.7 | 4.9 | 0.7 | 4.7 |  |
| $\mathrm{t}_{\text {dis }}$ | LOE | Q | 2.8 | 0.5 | 4.3 | 0.5 | 4.1 | ns |
|  | TOE | A or B | 3.2 | 0.5 | 4.3 | 0.5 | 4.1 |  |
|  | DIR |  | 3.4 | 0.5 | 4.9 | 0.5 | 4.7 |  |

## OPERATING CHARACTERISTICS ${ }^{(1)}$

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER |  |  | TEST CONDITIONS | $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{Cc}}=3.3 \mathrm{~V}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TYP | TYP | TYP |  |
| $\begin{aligned} & \mathrm{C}_{\mathrm{pd}}{ }^{(2)} \\ & \text { (each output) } \end{aligned}$ | Power dissipation capacitance | A outputs enabled, Q outputs disabled, One A output switching |  | $\begin{aligned} & \text { One } \mathrm{f}_{\mathrm{A}}=10 \mathrm{MHz}, \\ & \text { One } \mathrm{f}_{\mathrm{B}}=10 \mathrm{MHz}, \\ & \text { TOE }=\mathrm{GND}, \\ & \mathrm{TOE}=\mathrm{V}, \\ & \mathrm{LOE}, \\ & \mathrm{C}_{\mathrm{L}}=0 \mathrm{pNF}, \end{aligned}$ | 12 | 14 | 19 | pF |
|  |  | B outputs enabled, Q outputs disabled, One B output switching | $\begin{aligned} & \text { One } \mathrm{f}_{\mathrm{A}}=10 \mathrm{MHz}, \\ & \text { One } \mathrm{f}_{\mathrm{B}}=10 \mathrm{MHz}, \\ & \mathrm{TOE}_{\mathrm{T}} \mathrm{GND}, \\ & \mathrm{LOE}=\mathrm{V}_{\mathrm{CC}}, \\ & \text { DIR }=\mathrm{GND}, \\ & \mathrm{C}_{\mathrm{L}}=0 \mathrm{pF} \end{aligned}$ | 12 | 14 | 21 |  |  |
|  |  | Q outputs enabled, $A$ and $B I / O s$ isolated, One Q output switching | $\begin{aligned} & \text { One } \mathrm{f}_{\mathrm{A}}=10 \mathrm{MHz}, \\ & \text { One } \mathrm{f}_{\mathrm{LE}}=20 \mathrm{MHz}, \\ & \text { One } \mathrm{f}_{\mathrm{Q}}=10 \mathrm{MHz}, \\ & \mathrm{TOE}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{LOE}=\mathrm{GND}, \\ & \mathrm{C}_{\mathrm{L}}=0 \mathrm{pF} \end{aligned}$ | 11 | 13 | 19 |  |  |
|  |  | One Y output switching, $A$ and $B I / O s$ isolated, Q outputs disabled | $\begin{aligned} & \text { One } \mathrm{f}_{\mathrm{D}}=10 \mathrm{MHz}, \\ & \text { One } \mathrm{f}_{\mathrm{Y}}=10 \mathrm{MHz}, \\ & \hline \text { TOE }=\mathrm{V}_{\mathrm{CC}}, \\ & \text { LOE }=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{C}_{\mathrm{L}}=0 \mathrm{pF} \end{aligned}$ | 7 | 8 | 12 |  |  |
| $\mathrm{C}_{\mathrm{pd} \text { (Z) }}$ | Power dissipation capacitance | $A$ and $B I / O s$ isolated, Q outputs disabled, One LE and one A data input switching | One $\mathrm{f}_{\mathrm{A}}=10 \mathrm{MHz}$, One $\mathrm{f}_{\mathrm{LE}}=20 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{Q}}$ not switching, $\begin{aligned} & \frac{\alpha}{T O E}=V_{C C}, \\ & \mathrm{LOE}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{C}_{\mathrm{L}}=0 \mathrm{pF} \end{aligned}$ | 4 | 5 | 11 | pF |  |
| $\begin{aligned} & \mathrm{C}_{\mathrm{pd}}^{(3)} \\ & \text { (each LE) } \end{aligned}$ | Power dissipation capacitance | $A$ and $B I / O s$ isolated, Q outputs disabled, One LE input switching | $\mathrm{f}_{\mathrm{A}}$ not switching, One $\mathrm{f}_{\mathrm{LE}}=20 \mathrm{MHz}$, $\mathrm{f}_{\mathrm{Q}}$ not switching, $\begin{aligned} & \frac{Q}{\mathrm{TOE}}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{LOE}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{C}_{\mathrm{L}}=0 \mathrm{pF} \end{aligned}$ | 6 | 7 | 9 | pF |  |

(1) Total device $C_{p d}$ for multiple ( $m$ ) outputs switching and ( $n$ ) LE inputs switching $=\left[m * C_{p d}\right.$ (each output)] $+\left[n^{*} C_{p d}\right.$ (each LE) $]$.
(2) $\mathrm{C}_{\text {pd }}$ (each output) is the $\mathrm{C}_{\text {pd }}$ for each data bit (input and output circuitry) when it operates at 10 MHz (Note: the LE is operating at 20 MHz in this test, but its $\mathrm{I}_{\mathrm{Cc}}$ component has been subtracted).
(3) $\mathrm{C}_{\mathrm{pd}}$ (each LE) is the $\mathrm{C}_{\mathrm{pd}}$ for the clock circuitry only when it operates at 20 MHz .

## PARAMETER MEASUREMENT INFORMATION



| TEST | S1 |
| :---: | :---: |
| $\mathbf{t}_{\text {pd }}$ | Open |
| $\mathbf{t}_{\mathbf{P L Z}} / \mathbf{t}_{\text {PZL }}$ | VLOAD |
| $\mathbf{t}_{\mathbf{P H Z}} / \mathbf{t}_{\text {PZH }}$ | GND |


| $\mathrm{V}_{\mathrm{CC}}$ | INPUT |  | $\mathrm{V}_{\mathrm{M}}$ | $\mathrm{V}_{\mathrm{LOAD}}$ | $\mathrm{C}_{\mathrm{L}}$ | $\mathrm{R}_{\mathrm{L}}$ | $\mathrm{V}_{\Delta}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathrm{I}}$ | $\mathrm{t}_{\mathrm{r}} / \mathrm{t}_{\mathrm{f}}$ |  |  |  |  |  |
| 1.8 V | $\mathrm{~V}_{\mathrm{CC}}$ | $\leq 2 \mathrm{~ns}$ | $\mathrm{~V}_{\mathrm{CC}} / 2$ | $2 \times \mathrm{V}_{\mathrm{CC}}$ | 30 pF | $1 \mathrm{k} \Omega$ | 0.15 V |
| $2.5 \mathrm{~V} \pm 0.2 \mathrm{~V}$ | $\mathrm{~V}_{\mathrm{CC}}$ | $\leq 2 \mathrm{~ns}$ | $\mathrm{~V}_{\mathrm{CC}} / 2$ | $2 \times \mathrm{V}_{\mathrm{CC}}$ | 30 pF | $500 \Omega$ | 0.15 V |
| $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$ | 2.7 V | $\leq 2.5 \mathrm{~ns}$ | 1.5 V | 6 V | 50 pF | $500 \Omega$ | 0.3 V |



VOLTAGE WAVEFORMS SETUP AND HOLD TIMES


VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES


VOLTAGE WAVEFORMS PULSE DURATION


NOTES: A. $C_{L}$ includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega$.
D. The outputs are measured one at a time, with one transition per measurement.
E. $t_{P L Z}$ and $t_{P H Z}$ are the same as $t_{\text {dis }}$.
F. tpzL and tPzH are the same as $t_{\text {en }}$.
G. $t_{\text {PLH }}$ and $t_{\text {PHL }}$ are the same as $t_{\text {pd }}$.

Figure 1. Load Circuit and Voltage Waveforms

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/ Ball Finish | MSL Peak Temp ${ }^{(3)}$ | Samples <br> (Requires Login) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 74ALVCH16973DGGRE4 | ACTIVE | TSSOP | DGG | 48 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office |
| 74ALVCH16973DGGRG4 | ACTIVE | TSSOP | DGG | 48 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office |
| 74ALVCH16973DGVRE4 | ACTIVE | TVSOP | DGV | 48 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office |
| 74ALVCH16973DGVRG4 | ACTIVE | TVSOP | DGV | 48 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office |
| 74ALVCH16973DLG4 | ACTIVE | SSOP | DL | 48 | 25 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples |
| SN74ALVCH16973DGGR | ACTIVE | TSSOP | DGG | 48 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office |
| SN74ALVCH16973DGVR | ACTIVE | TVSOP | DGV | 48 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office |
| SN74ALVCH16973DL | ACTIVE | SSOP | DL | 48 | 25 | Green (RoHS <br> \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb -Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine ( Br ) and Antimony ( Sb ) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION

REEL DIMENSIONS


W1

TAPE AND REEL INFORMATION
*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74ALVCH16973DGGR | TSSOP | DGG | 48 | 2000 | 330.0 | 24.4 | 8.6 | 15.8 | 1.8 | 12.0 | 24.0 | Q1 |
| SN74ALVCH16973DGVR | TVSOP | DGV | 48 | 2000 | 330.0 | 16.4 | 7.1 | 10.2 | 1.6 | 12.0 | 16.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SN74ALVCH16973DGGR | TSSOP | DGG | 48 | 2000 | 367.0 | 367.0 | 45.0 |
| SN74ALVCH16973DGVR | TVSOP | DGV | 48 | 2000 | 367.0 | 367.0 | 38.0 |



| PIM ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{3 8}$ | $\mathbf{4 8}$ | $\mathbf{5 6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,70 | 3,70 | 5,10 | 5,10 | 7,90 | 9,80 | 11,40 |
| A MIN | 3,50 | 3,50 | 4,90 | 4,90 | 7,70 | 9,60 | 11,20 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
D. Falls within JEDEC: $24 / 48$ Pins - MO-153

14/16/20/56 Pins - MO-194


| PIM | $\mathbf{2 8}$ | $\mathbf{4 8}$ | $\mathbf{5 6}$ |
| :---: | :---: | :---: | :---: |
| A MAX | 0.380 <br> $(9,65)$ | 0.630 <br> $(16,00)$ | 0.730 <br> $(18,54)$ |
| A MIN | 0.370 <br> $(9,40)$ | 0.620 <br> $(15,75)$ | 0.720 <br> $(18,29)$ |

NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MO-118

48 PINS SHOWN


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold protrusion not to exceed 0,15.
D. Falls within JEDEC MO-153

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in Tl's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.
TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Tl is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, Tl's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

## Products

| Audio | www.ti.com/audio |
| :---: | :---: |
| Amplifiers | amplifier.ti.com |
| Data Converters | dataconverter.ti.com |
| DLP® Products | www.dlp.com |
| DSP | dsp.ti.com |
| Clocks and Timers | www.ti.com/clocks |
| Interface | interface.ti.com |
| Logic | logic.ti.com |
| Power Mgmt | power.ti.com |
| Microcontrollers | $\underline{\text { microcontroller.ti.com }}$ |
| RFID | www.ti-rfid.com |
| OMAP Mobile Processors | www.ti.com/omap |
| Wireless Connectivity | www.ti.com/wirelessconnectivity |

## Applications

| Automotive and Transportation | www.ti.com/automotive |
| :---: | :---: |
| Communications and Telecom | www.ti.com/communications |
| Computers and Peripherals | www.ti.com/computers |
| Consumer Electronics | www.ti.com/consumer-apps |
| Energy and Lighting | www.ti.com/energy |
| Industrial | www.ti.com/industrial |
| Medical | www.ti.com/medical |
| Security | www.ti.com/security |
| Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Video and Imaging | www.ti.com/video |
| TI E2E Community | e2e.ti.com |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated

