

#### www.ti.com

# SN65LVELT22

SLLS928-DECEMBER 2008

# 3.3 V Dual LVTTL to Differential LVPECL Translator

•

**APPLICATIONS** 

Data and Clock Transmission Over Backplane

Signaling Level Conversion for Clock or Data

#### FEATURES

- 450 ps (typ) Propagation Delay
- Operating Range: V<sub>CC</sub> 3.0 V to 3.8 with GND = 0 V
- <50 ps (max) Output to Output Skew</li>
- Built-in Temperature Compensation
- Drop in Compatible to MC100LVELT22

### DESCRIPTION

The SN65ELT22 is a dual LVTTL to differential LVPECL translator buffer. It operates on +3V supply and ground only. The output is driven default high when the inputs are left floating or unused. The low output skew makes the device the ideal solution for clock or data signal translation.

The SN65LVELT22 is housed in an industry standard SOIC-8 package and is also available in TSSOP-8 package option.

### PINOUT ASSIGNMENT



Table 1. Pin Description

| PIN                                        | FUNCTION         |
|--------------------------------------------|------------------|
| D <sub>0</sub> , D <sub>1</sub>            | TTL inputs       |
| $Q_0, \overline{Q}_0, Q_1, \overline{Q}_1$ | PECL/ECL outputs |
| V <sub>CC</sub>                            | Positive supply  |
| GND                                        | Ground           |

#### **ORDERING INFORMATION**<sup>(1)</sup>

| PART NUMBER    | PART MARKING | PACKAGE    | LEAD FINISH |
|----------------|--------------|------------|-------------|
| SN65LVELT22D   | SN65LVELT22  | SOIC       | NiPdAu      |
| SN65LVELT22DGK | SN65LVELT22  | SOIC-TSSOP | NiPdAu      |

(1) Leaded device options not initially available. Contact TI sales representative for further details.

42

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN65LVELT22



#### SLLS928-DECEMBER 2008

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

|                                                    |                     | VALUE      | UNIT |
|----------------------------------------------------|---------------------|------------|------|
| Absolute PECL mode supply voltage, V <sub>CC</sub> | GND = 0 V           | 6          | V    |
| V <sub>IN</sub> input voltage                      | $V_{I} \leq V_{CC}$ | 6          | V    |
| Output ourrent                                     | Continuous          | 50         | ~ ^  |
| Output current                                     | Surge               | 100        | — mA |
| Operating temperature range                        |                     | -40 to 85  | °C   |
| Storage temperature range                          |                     | -65 to 150 | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### POWER DISSIPATION RATINGS

| PACKAGE    | CIRCUIT BOARD<br>MODEL | POWER RATING<br>T <sub>A</sub> < 25°C<br>(mW) | THERMAL RESISTANCE,<br>JUNCTION TO AMBIENT<br>NO AIRFLOW | DERATING FACTOR<br>T <sub>A</sub> > 25°C<br>(mW/°C) | POWER RATING<br>T <sub>A</sub> = 85°C<br>(mW) |
|------------|------------------------|-----------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------|
| SOIC       | Low-K                  | 719                                           | 139                                                      | 7                                                   | 288                                           |
|            | High-K                 | 840                                           | 119                                                      | 8                                                   | 336                                           |
| SOIC-TSSOP | Low-K                  | 469                                           | 213                                                      | 5                                                   | 188                                           |
|            | High-K                 | 527                                           | 189                                                      | 5                                                   | 211                                           |

#### THERMAL CHARACTERISTICS

|                 | PARAMETER                            | PACKAGE    | VALUE | UNIT |
|-----------------|--------------------------------------|------------|-------|------|
| $\theta_{JB}$   | Junction-to Board Thermal Resistance | SOIC       | 79    | °C/W |
|                 |                                      | SOIC-TSSOP | 120   |      |
| θ <sub>JC</sub> | Junction-to Case Thermal Resistance  | SOIC       | 98    | °C/W |
|                 |                                      | SOIC-TSSOP | 74    |      |

### **KEY ATTRIBUTES**

| CHARACTERISTICS                                     | VALUE                 |
|-----------------------------------------------------|-----------------------|
| Moisture sensitivity level                          | Level 1               |
| Flammability rating (Oxygen Index: 28 to 34)        | UL 94 V-0 at 0.125 in |
| ESD-HBM                                             | 4 kV                  |
| ESD-machine model                                   | 200 V                 |
| ESD-charge device model                             | 2 kV                  |
| Meets or exceeds JEDEC Spec EIA/JESD78 latchup test |                       |

2



www.ti.com

## SN65LVELT22

SLLS928-DECEMBER 2008

### PECL DC CHARACTERISTICS<sup>(1)</sup> ( $V_{CC}$ = 3.3 V, GND = 0.0 V<sup>(2)</sup>

| CHARACTERISTICS |                                    | –40°C |      |      | 25°C |      |      | 85°C |      |      | UNIT |
|-----------------|------------------------------------|-------|------|------|------|------|------|------|------|------|------|
|                 |                                    | MIN   | TYP  | MAX  | MIN  | TYP  | MAX  | MIN  | TYP  | MAX  | UNIT |
| I <sub>CC</sub> | Power Supply Current               |       | 23   | 33   |      | 25   | 33   |      | 26   | 33   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage <sup>(3)</sup> | 2275  | 2317 | 2420 | 2275 | 2331 | 2420 | 2275 | 2343 | 2420 | mV   |
| V <sub>OL</sub> | Output LOW Voltage <sup>(3)</sup>  | 1490  | 1558 | 1680 | 1490 | 1556 | 1680 | 1490 | 1555 | 1680 | mV   |

(1) Device will meet the specifications after thermal balance has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

(2) Input parameters vary 1:1 with V<sub>CC</sub>. V<sub>CC</sub> can vary ±0.15 V

(3) Outputs are terminated through a 50- $\Omega$  resistor to V<sub>CC</sub> – 2.0 V.

## TTL DC CHARACTERISTICS<sup>(1)</sup> ( $V_{CC} = 3.3 \text{ V}$ ; $T_A = -40^{\circ}\text{C}$ to 85°C)

|                  | CHARACTERISTIC            | CONDITION                 | MIN | TYP MAX | UNIT |
|------------------|---------------------------|---------------------------|-----|---------|------|
| I <sub>IH</sub>  | Input HIGH current        | $V_{IN} = 2.7 V$          |     | 20      | μΑ   |
| I <sub>IHH</sub> | Input HIGH current max    | $V_{IN} = V_{CC}$         |     | 100     | μΑ   |
| $I_{IL}$         | Input LOW current         | $V_{IN} = 0.5 V$          |     | -0.2    | mA   |
| V <sub>IK</sub>  | Input clamp diode voltage | $I_{IN} = -18 \text{ mA}$ |     | -1.2    | V    |
| VIH              | Input HIGH voltage        |                           | 2.0 |         | V    |
| V <sub>IL</sub>  | Input LOW voltage         |                           |     | 0.8     | V    |

(1) Device will meet the specifications after thermal balance has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

### AC CHARACTERISTICS <sup>(1)</sup>( $V_{cc} = 3.3 \text{ V}$ ; GND = 0.0 V)

|                                    | CHARACTERISTIC                                        | -   | –40°C |     |     | 25°C |     | 85°C |      |     | UNIT |
|------------------------------------|-------------------------------------------------------|-----|-------|-----|-----|------|-----|------|------|-----|------|
|                                    | CHARACTERISTIC                                        | MIN | TYP   | MAX | MIN | TYP  | MAX | MIN  | TYP  | MAX | UNIT |
| f <sub>MAX</sub>                   | Max switching frequency <sup>(2)</sup> , see Figure 5 |     | 1750  |     |     | 1750 |     |      | 1700 |     | MHz  |
| t <sub>PLH</sub> /t <sub>PHL</sub> | Propagation delay to output at 1.5V, see<br>Figure 4  | 200 | 425   | 550 | 200 | 445  | 550 | 200  | 460  | 550 | ps   |
|                                    | Within – device skew <sup>(3)</sup>                   |     | 20    | 50  |     | 20   | 50  |      | 20   | 50  | 20   |
| t <sub>SKEW</sub>                  | Device-to-device skew <sup>(4)</sup>                  |     | 30    | 100 |     | 30   | 100 |      | 30   | 100 | ps   |
| t <sub>JITTER</sub>                | Random clock jitter (RMS)                             |     | 0.5   | 1.0 |     | 0.5  | 1.0 |      | 0.5  | 1.0 | ps   |
| t <sub>r</sub> /t <sub>f</sub>     | Output rise/fall times Q (20%-80%)                    | 300 |       | 500 | 300 |      | 500 | 300  |      | 500 | ps   |

(1) Device will meet the specifications after thermal balance has been established when mounted in a socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are assured only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

(2) Maximum switching frequency measured at output amplitude of 300 mV<sub>pp</sub>.

(3) This is measured between outputs under the identical transitions and conditions on any one device.

(4) Device-Device Skew is defined as identical transitions at identical  $V_{CC}$  levels.

### SLLS928-DECEMBER 2008

www.ti.com

## **Typical Termination for Output Driver**







Figure 2. Output Propagation Delay



Figure 3. Output Rise and Fall Times

4



SLLS928-DECEMBER 2008



www.ti.com



Figure 4. Device Skew



Figure 5. Output Amplitude vs. Frequency

5

# PACKAGE MATERIALS INFORMATION

www.ti.com

### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

Texas Instruments





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65LVELT22DGKR             | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65LVELT22DR               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

16-Aug-2012



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65LVELT22DGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65LVELT22DR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated