### INTEGRATED CIRCUITS

# DATA SHEET



# SAA6712E XGA RGB to TFT graphics engine

Preliminary specification
File under Integrated Circuits, IC02

1999 Aug 25





### **SAA6712E**

| CONTE          | NTS                                        | 8.4          | Video mode and synchronization signal                       |
|----------------|--------------------------------------------|--------------|-------------------------------------------------------------|
| 1              | FEATURES                                   | 8.5          | detection  Memory interface                                 |
| 1.1            | RGB video input                            | 8.5.1        | Memory interface limitations                                |
| 1.2            | Video processing                           | 8.5.2        | Initialization of external memory                           |
| 1.3            | On screen display                          | 8.5.3        | Frame recovery                                              |
| 1.4            | Video output                               | 8.6          | Scaling                                                     |
| 1.5            | Memory interface                           | 8.6.1        | Downscaling                                                 |
| 1.6            | Miscellaneous                              | 8.6.2        | Upscaling                                                   |
| 2              | GENERAL DESCRIPTION                        | 8.6.3        | Upscaler transition function                                |
|                |                                            | 8.7          | Panning unit                                                |
| 3              | QUICK REFERENCE DATA                       | 8.8          | Overlay port                                                |
| 4              | ORDERING INFORMATION                       | 8.8.1        | Overlay insertion                                           |
| 5              | BLOCK DIAGRAM                              | 8.8.2        | Sync generation                                             |
| 6              | PINNING INFORMATION                        | 8.8.3        | Data sampling                                               |
|                |                                            | 8.8.4        | OVCLK gating                                                |
| 7              | FUNCTIONAL DESCRIPTION                     | 8.9          | Colour correction                                           |
| 7.1            | Data path                                  | 8.10         | On screen display                                           |
| 7.2            | System clocks                              | 8.10.1       | OSD generals                                                |
| 7.2.1          | Input interface clock (VCLK)               | 8.10.2       | OSD window                                                  |
| 7.2.2          | Memory interface clock (MCLKI)             | 8.10.3       | OSD character matrix                                        |
| 7.2.3          | I <sup>2</sup> C-bus interface clock (SCL) | 8.11<br>8.12 | Temporal dithering (frame rate controller) Output interface |
| 7.2.4          | System clock (CLK)                         | 8.12.1       | General                                                     |
| 7.2.5          | TFT panel clock (PCLK)                     | 8.12.2       | Frame generation                                            |
| 7.3            | RGB input port                             | 8.12.3       | Timing reference signals                                    |
| 7.4<br>7.4.1   | TFT output port                            |              | · ·                                                         |
| 7.4.1          | Single pixel mode                          | 9            | LIMITING VALUES                                             |
| 7.4.2<br>7.5   | Double pixel mode<br>Memory port           | 10           | CHARACTERISTICS                                             |
| 7.5.1          | SDRAM memory configuration                 | 11           | TIMING CHARACTERISTICS                                      |
| 7.5.2          | SGRAM memory configuration                 | 12           | APPLICATION INFORMATION                                     |
| 7.6            | I <sup>2</sup> C-bus interface             | 13           | PACKAGE OUTLINE                                             |
| 7.7            | Scaling algorithm                          | 14           | SOLDERING                                                   |
| 7.7.1          | Upscaling                                  | 14.1         | · · · · · · ·                                               |
| 7.7.2          | Downscaling                                | 14.1         | Introduction to soldering surface mount packages            |
| 8              | SYSTEM DESCRIPTION                         | 14.2         | Reflow soldering                                            |
| 8.1            | Programming registers                      | 14.3         | Wave soldering                                              |
| 8.2            | Clock management                           | 14.4         | Manual soldering                                            |
| 8.2.1          | Clock generation and multiplexing          | 14.5         | Suitability of surface mount IC packages for                |
| 8.2.2          | Clock divider                              |              | wave and reflow soldering methods                           |
| 8.3            | RGB input interface                        | 15           | DEFINITIONS                                                 |
| 8.3.1<br>8.3.2 | RGB data sampling Clamp pulse generation   | 16           | LIFE SUPPORT APPLICATIONS                                   |
| 8.3.3          | Gain correction pulse generation           | _            |                                                             |
| 0.0.0          | Jam correction pulse generation            | 17           | PURCHASE OF PHILIPS I2C COMPONENTS                          |

2

1999 Aug 25

#### **SAA6712E**

#### 1 FEATURES

#### 1.1 RGB video input

- Digital single (24-bit) or dual (48-bit) channel RGB input
- Data input of sampled RGB data with a pixel frequency of maximum 150 MHz
- Free definable data acquisition offsets and vertical window size in single pixel increments, horizontal window size in double pixel increments
- Programmable pulses for ADC clamping and ADC gain correction
- Detection of presence of sync signals, and of their polarities
- Support for auto-adjustment functions for sample clock frequency, phase, vertical and horizontal sample offset, as well as colour adjustment
- Maximum supported resolution of 1280 x 1024 dots Super Extended Graphics Adapter (SXGA)
- Support for detection of the applied graphics mode (auto-scan).

#### 1.2 Video processing

- Colour correction Look-Up Table (LUT)
- · Phase correct up and downscaling of the RGB data
- Fully programmable scaling ratios
- · Independent horizontal and vertical scaling engine
- Free definable position of the scaled input picture inside the output picture with programmable border colour.

#### 1.3 On screen display

- · Character based internal On Screen Display (OSD)
- Programmable character matrix sizes of either 24 × 24 pixels (42 characters available) or 12 × 16 pixels (128 characters available)
- Programmable width and height of the OSD window, built from maximum 1152 characters
- 8 different colours for foreground and background inclusive transparent colours
- Overlay port for external OSD controller.



#### 1.4 Video output

- Single pixel/clock (24-bit) or double pixel/clock (48-bit) digital RGB output
- Generation of synchronization and validation signals for the Thin Film Transistor (TFT) display
- Frame rate control (temporal dithering) for displaying true colour graphics on high colour displays
- Free programmable timing for displays of several manufacturers.

#### 1.5 Memory interface

- Support of both 1M  $\times$  16 SDRAM, 256k  $\times$  32 SGRAM or 128k  $\times$  32 SGRAM devices
- Maximum memory clock frequency of 125 MHz
- Scalable memory size built of either 2, 3 or 4 SDRAM, or of 1 or 2 SGRAM devices
- Special mode for operation without external memory.

#### 1.6 Miscellaneous

- Internal Phase-Locked Loop (PLL) for memory and panel clock generation from the system clock
- I<sup>2</sup>C-bus interface with 2 selectable addresses
- Boundary scan test circuit and Joint Test Action Group (JTAG) test controller
- Pin compatible to SAA6721E
- Programming compatible to SAA6721E.

### XGA RGB to TFT graphics engine

**SAA6712E** 

#### 2 GENERAL DESCRIPTION

The SAA6712E is a graphics engine, which converts digital RGB data into video signals suitable for TFT displays. It supports SXGA input resolution as well as true colour. Independent horizontal and vertical up and downscaling can display the input data arbitrarily on the connected TFT display. Auto-scan capability allows the applied graphics mode to be detected.

Overlay signals can be generated either by an internal OSD generator or supplied via the overlay port from an external OSD controller.

The SAA6712E must be embedded into a system containing a microcontroller with an I<sup>2</sup>C-bus serial interface. For auto-scan capabilities a frame buffer built from SGRAM or SDRAM is needed. The size of this frame buffer depends on the maximum resolution and bandwidth needed for the application. For converting the analog RGB stream into a digital data stream one or two ADCs with 3 channels each for R, G and B are needed.

#### 3 QUICK REFERENCE DATA

| SYMBOL           | SYMBOL PARAMETER            |                  | TYP.             | MAX. | UNIT |
|------------------|-----------------------------|------------------|------------------|------|------|
| $V_{DDD}$        | digital supply voltage      | 3.0              | 3.3              | 3.6  | V    |
| I <sub>DDD</sub> | digital supply current      | _                | 600              | 840  | mA   |
| V <sub>i</sub>   | input voltages              | LVTTL compatible |                  |      |      |
| Vo               | output voltages memory port |                  | LVTTL compatible |      |      |
|                  | output voltages TFT port    | CMOS compatible  |                  |      |      |
| T <sub>amb</sub> | ambient temperature         | 0                | _                | 70   | °C   |

#### 4 ORDERING INFORMATION

| TYPE NUMBER |        | PACKAGE                                                            |          |  |  |  |  |
|-------------|--------|--------------------------------------------------------------------|----------|--|--|--|--|
| TIPE NOWBER | NAME   | DESCRIPTION                                                        | VERSION  |  |  |  |  |
| SAA6712E    | BGA292 | plastic ball grid array package; 292 balls; body 27 × 27 × 1.75 mm | SOT489-1 |  |  |  |  |

Preliminary specification



Ω

### XGA RGB to TFT graphics engine

**SAA6712E** 

#### 6 PINNING INFORMATION



#### Table 1

| SYMBOL | Pin | PORT      | <b>I/O</b> (1) | DESCRIPTION                                |
|--------|-----|-----------|----------------|--------------------------------------------|
| VCLK   | N1  | RGB input | input          | RGB sample clock                           |
| VVS    | МЗ  | RGB input | input          | RGB vertical sync                          |
| VHS    | M2  | RGB input | input          | RGB horizontal sync                        |
| VPA7   | C7  | RGB input | input          | video input port A; RGB port 0 red channel |
| VPA6   | A6  | RGB input | input          |                                            |
| VPA5   | В6  | RGB input | input          |                                            |
| VPA4   | C6  | RGB input | input          |                                            |
| VPA3   | A5  | RGB input | input          |                                            |
| VPA2   | D5  | RGB input | input          |                                            |
| VPA1   | B5  | RGB input | input          |                                            |
| VPA0   | C5  | RGB input | input          | 7                                          |

SAA6712E

| SYMBOL | Pin | PORT      | <b>I/O</b> <sup>(1)</sup> | DESCRIPTION                                  |
|--------|-----|-----------|---------------------------|----------------------------------------------|
| VPB7   | A4  | RGB input | input                     | video input port B; RGB port 0 green channel |
| VPB6   | В4  | RGB input | input                     |                                              |
| VPB5   | C4  | RGB input | input                     |                                              |
| VPB4   | А3  | RGB input | input                     |                                              |
| VPB3   | В3  | RGB input | input                     |                                              |
| VPB2   | C3  | RGB input | input                     |                                              |
| VPB1   | A2  | RGB input | input                     |                                              |
| VPB0   | B2  | RGB input | input                     |                                              |
| VPC7   | B1  | RGB input | input                     | video input port C; RGB port 0 blue channel  |
| VPC6   | C2  | RGB input | input                     |                                              |
| VPC5   | C1  | RGB input | input                     |                                              |
| VPC4   | D3  | RGB input | input                     |                                              |
| VPC3   | D2  | RGB input | input                     |                                              |
| VPC2   | D1  | RGB input | input                     |                                              |
| VPC1   | E3  | RGB input | input                     |                                              |
| VPC0   | E2  | RGB input | input                     |                                              |
| VPD7   | E4  | RGB input | input                     | video input port D; RGB port 1 red channel   |
| VPD6   | E1  | RGB input | input                     |                                              |
| VPD5   | F3  | RGB input | input                     |                                              |
| VPD4   | F2  | RGB input | input                     |                                              |
| VPD3   | F1  | RGB input | input                     |                                              |
| VPD2   | G3  | RGB input | input                     |                                              |
| VPD1   | G2  | RGB input | input                     |                                              |
| VPD0   | G4  | RGB input | input                     |                                              |
| VPE7   | G1  | RGB input | input                     | video input port E; RGB port 1 green channel |
| VPE6   | Н3  | RGB input | input                     |                                              |
| VPE5   | H2  | RGB input | input                     |                                              |
| VPE4   | H1  | RGB input | input                     |                                              |
| VPE3   | J2  | RGB input | input                     |                                              |
| VPE2   | J4  | RGB input | input                     |                                              |
| VPE1   | J1  | RGB input | input                     |                                              |
| VPE0   | K3  | RGB input | input                     |                                              |
| VPF7   | K2  | RGB input | input                     | video input port F; RGB port 1 blue channel  |
| VPF6   | K1  | RGB input | input                     |                                              |
| VPF5   | L1  | RGB input | input                     |                                              |
| VPF4   | L4  | RGB input | input                     |                                              |
| VPF3   | L2  | RGB input | input                     |                                              |
| VPF2   | L3  | RGB input | input                     |                                              |
| VPF1   | M1  | RGB input | input                     |                                              |
| VPF0   | M4  | RGB input | input                     |                                              |

SAA6712E

| SYMBOL | Pin | PORT            | <b>I/O</b> <sup>(1)</sup> | DESCRIPTION                                           |
|--------|-----|-----------------|---------------------------|-------------------------------------------------------|
| CLAMP  | N2  | RGB input       | output                    | clamp pulse for analog-to-digital converter           |
| GAINC  | N3  | RGB input       | output                    | gain correction pulse for analog-to-digital converter |
| PCLK   | Y13 | panel interface | output                    | panel clock                                           |
| PVS    | V12 | panel interface | output                    | panel vertical sync                                   |
| PHS    | W12 | panel interface | output                    | panel horizontal sync                                 |
| PDE    | U12 | panel interface | output                    | panel data enable                                     |
| PAR7   | P1  | panel interface | output                    | panel port A red channel                              |
| PAR6   | P4  | panel interface | output                    |                                                       |
| PAR5   | P2  | panel interface | output                    |                                                       |
| PAR4   | P3  | panel interface | output                    |                                                       |
| PAR3   | R1  | panel interface | output                    |                                                       |
| PAR2   | R2  | panel interface | output                    |                                                       |
| PAR1   | R3  | panel interface | output                    |                                                       |
| PAR0   | T1  | panel interface | output                    |                                                       |
| PAG7   | T4  | panel interface | output                    | panel port A green channel                            |
| PAG6   | T2  | panel interface | output                    |                                                       |
| PAG5   | T3  | panel interface | output                    |                                                       |
| PAG4   | U1  | panel interface | output                    |                                                       |
| PAG3   | U2  | panel interface | output                    |                                                       |
| PAG2   | V1  | panel interface | output                    |                                                       |
| PAG1   | V2  | panel interface | output                    |                                                       |
| PAG0   | W1  | panel interface | output                    |                                                       |
| PAB7   | Y1  | panel interface | output                    | panel port A blue channel                             |
| PAB6   | W2  | panel interface | output                    |                                                       |
| PAB5   | Y2  | panel interface | output                    |                                                       |
| PAB4   | V3  | panel interface | output                    |                                                       |
| PAB3   | W3  | panel interface | output                    |                                                       |
| PAB2   | Y3  | panel interface | output                    |                                                       |
| PAB1   | V4  | panel interface | output                    |                                                       |
| PAB0   | Y4  | panel interface | output                    |                                                       |
| PBR7   | V5  | panel interface | output                    | panel port B red channel                              |
| PBR6   | W5  | panel interface | output                    |                                                       |
| PBR5   | Y5  | panel interface | output                    |                                                       |
| PBR4   | V6  | panel interface | output                    |                                                       |
| PBR3   | W6  | panel interface | output                    |                                                       |
| PBR2   | Y6  | panel interface | output                    |                                                       |
| PBR1   | V7  | panel interface | output                    |                                                       |
| PBR0   | W7  | panel interface | output                    |                                                       |

SAA6712E

| SYMBOL | Pin | PORT                           | <b>I/O</b> <sup>(1)</sup> | DESCRIPTION                                            |
|--------|-----|--------------------------------|---------------------------|--------------------------------------------------------|
| PBG7   | Y7  | panel interface                | output                    | panel port B green channel                             |
| PBG6   | V8  | panel interface                | output                    |                                                        |
| PBG5   | W8  | panel interface                | output                    |                                                        |
| PBG4   | Y8  | panel interface                | output                    |                                                        |
| PBG3   | V9  | panel interface                | output                    |                                                        |
| PBG2   | W9  | panel interface                | output                    |                                                        |
| PBG1   | U9  | panel interface                | output                    |                                                        |
| PBG0   | Y9  | panel interface                | output                    |                                                        |
| PBB7   | V10 | panel interface                | output                    | panel port B blue channel                              |
| PBB6   | W10 | panel interface                | output                    |                                                        |
| PBB5   | Y10 | panel interface                | output                    |                                                        |
| PBB4   | Y11 | panel interface                | output                    |                                                        |
| PBB3   | U11 | panel interface                | output                    |                                                        |
| PBB2   | W11 | panel interface                | output                    |                                                        |
| PBB1   | V11 | panel interface                | output                    |                                                        |
| PBB0   | Y12 | panel interface                | output                    |                                                        |
| SCL    | V18 | I <sup>2</sup> C-bus interface | input                     | I <sup>2</sup> C-bus interface clock line              |
| SDA    | W18 |                                | input/output              | I <sup>2</sup> C-bus interface data line               |
| SAD    | Y17 |                                | input                     | I <sup>2</sup> C-bus address select: 0 = 74H, 1 = 76H  |
| OVCLK  | Y16 | overlay                        | output                    | overlay port clock                                     |
| OVVS   | W16 | overlay                        | output                    | overlay port vertical sync                             |
| OVHS   | V15 | overlay                        | output                    | overlay port horizontal sync                           |
| OVACT  | V16 | overlay                        | input                     | overlay port pixel active                              |
| OVA0   | Y14 | overlay                        | input                     | overlay port input pixel A                             |
| OVA1   | V13 | overlay                        | input                     |                                                        |
| OVA2   | W13 | overlay                        | input                     |                                                        |
| OVB0   | Y15 | overlay                        | input                     | overlay port input pixel B                             |
| OVB1   | V14 | overlay                        | input                     |                                                        |
| OVB2   | W14 | overlay                        | input                     |                                                        |
| MCLKO  | A17 | memory interface               | output                    | memory clock output                                    |
| RAS    | A18 | memory interface               | output                    | memory Row Address Strobe (RAS) signal (active LOW)    |
| CAS    | C17 | memory interface               | output                    | memory Column Address Strobe (CAS) signal (active LOW) |
| WE     | D16 | memory interface               | output                    | memory Write Enable (WE) signal (active LOW)           |
| DQM    | T17 | memory interface               | output                    | memory data mask (active LOW)                          |

SAA6712E

| SYMBOL | Pin | PORT             | <b>I/O</b> (1) | DESCRIPTION        |
|--------|-----|------------------|----------------|--------------------|
| A0     | A20 | memory interface | output         | memory address bus |
| A1     | C20 | memory interface | output         |                    |
| A2     | D20 | memory interface | output         |                    |
| A3     | E19 | memory interface | output         |                    |
| A4     | F18 | memory interface | output         |                    |
| A5     | E17 | memory interface | output         |                    |
| A6     | E18 | memory interface | output         |                    |
| A7     | C19 | memory interface | output         |                    |
| A8     | C18 | memory interface | output         |                    |
| A9     | D18 | memory interface | output         |                    |
| A10    | B19 | memory interface | output         |                    |
| ВА     | A19 | memory interface | output         | memory bank select |
| DQ0    | M20 | memory interface | input/output   | memory data bus    |
| DQ1    | M19 | memory interface | input/output   |                    |
| DQ2    | N20 | memory interface | input/output   |                    |
| DQ3    | N19 | memory interface | input/output   |                    |
| DQ4    | P19 | memory interface | input/output   |                    |
| DQ5    | R19 | memory interface | input/output   |                    |
| DQ6    | T20 | memory interface | input/output   |                    |
| DQ7    | T19 | memory interface | input/output   |                    |
| DQ8    | T18 | memory interface | input/output   |                    |
| DQ9    | R18 | memory interface | input/output   |                    |
| DQ10   | P18 | memory interface | input/output   |                    |
| DQ11   | P17 | memory interface | input/output   |                    |
| DQ12   | N18 | memory interface | input/output   |                    |
| DQ13   | M18 | memory interface | input/output   |                    |
| DQ14   | M17 | memory interface | input/output   |                    |
| DQ15   | L19 | memory interface | input/output   |                    |
| DQ16   | E20 | memory interface | input/output   |                    |
| DQ17   | F20 | memory interface | input/output   |                    |
| DQ18   | G20 | memory interface | input/output   |                    |
| DQ19   | H20 | memory interface | input/output   |                    |
| DQ20   | J20 | memory interface | input/output   |                    |
| DQ21   | K19 | memory interface | input/output   |                    |
| DQ22   | K20 | memory interface | input/output   |                    |
| DQ23   | L20 | memory interface | input/output   |                    |
| DQ24   | K17 | memory interface | input/output   |                    |
| DQ25   | K18 | memory interface | input/output   |                    |
| DQ26   | J19 | memory interface | input/output   |                    |
| DQ27   | J18 | memory interface | input/output   |                    |
| DQ28   | H19 | memory interface | input/output   |                    |

10

SAA6712E

| SYMBOL | Pin | PORT                 | <b>I/O</b> <sup>(1)</sup> | DESCRIPTION                                     |
|--------|-----|----------------------|---------------------------|-------------------------------------------------|
| DQ29   | H18 | memory interface     | input/output              | memory data bus                                 |
| DQ30   | G18 | memory interface     | input/output              |                                                 |
| DQ31   | F19 | memory interface     | input/output              |                                                 |
| DQ32   | A12 | memory interface     | input/output              |                                                 |
| DQ33   | B12 | memory interface     | input/output              |                                                 |
| DQ34   | A13 | memory interface     | input/output              |                                                 |
| DQ35   | B13 | memory interface     | input/output              |                                                 |
| DQ36   | A14 | memory interface     | input/output              |                                                 |
| DQ37   | B14 | memory interface     | input/output              |                                                 |
| DQ38   | A15 | memory interface     | input/output              |                                                 |
| DQ39   | B15 | memory interface     | input/output              |                                                 |
| DQ40   | A16 | memory interface     | input/output              |                                                 |
| DQ41   | C15 | memory interface     | input/output              |                                                 |
| DQ42   | C14 | memory interface     | input/output              |                                                 |
| DQ43   | D14 | memory interface     | input/output              |                                                 |
| DQ44   | C13 | memory interface     | input/output              |                                                 |
| DQ45   | C12 | memory interface     | input/output              |                                                 |
| DQ46   | D12 | memory interface     | input/output              |                                                 |
| DQ47   | C11 | memory interface     | input/output              |                                                 |
| DQ48   | В7  | memory interface     | input/output              |                                                 |
| DQ49   | A7  | memory interface     | input/output              |                                                 |
| DQ50   | B8  | memory interface     | input/output              |                                                 |
| DQ51   | A8  | memory interface     | input/output              |                                                 |
| DQ52   | В9  | memory interface     | input/output              |                                                 |
| DQ53   | A9  | memory interface     | input/output              |                                                 |
| DQ54   | B10 | memory interface     | input/output              |                                                 |
| DQ55   | A10 | memory interface     | input/output              |                                                 |
| DQ56   | B11 | memory interface     | input/output              |                                                 |
| DQ57   | A11 | memory interface     | input/output              |                                                 |
| DQ58   | D10 | memory interface     | input/output              |                                                 |
| DQ59   | C10 | memory interface     | input/output              |                                                 |
| DQ60   | D9  | memory interface     | input/output              |                                                 |
| DQ61   | C9  | memory interface     | input/output              |                                                 |
| DQ62   | C8  | memory interface     | input/output              |                                                 |
| DQ63   | D7  | memory interface     | input/output              |                                                 |
| TCLK   | U19 | JTAG test controller | input                     | JTAG test controller clock; note 2              |
| TRST   | W17 |                      | input                     | JTAG test controller reset (active LOW); note 2 |
| TDI    | U18 |                      | input                     | JTAG test data input; note 2                    |
| TMS    | V19 |                      | input                     | JTAG test mode select; note 2                   |
| TDO    | W19 |                      | output                    | JTAG test data output                           |

SAA6712E

| SYMBOL               | Pin | PORT          | <b>I/O</b> (1) | DESCRIPTION                               |
|----------------------|-----|---------------|----------------|-------------------------------------------|
| CLK                  | Y19 | miscellaneous | input          | system and panel clock                    |
| RST                  | Y20 |               | input          | system reset (active LOW)                 |
| ĪNT                  | Y18 |               | output         | mode detection interrupt (active LOW)     |
| MCLKI                | W20 |               | input          | memory clock input                        |
| V <sub>SSD</sub>     | A1  | _             | _              | digital ground supply                     |
|                      | D4  |               |                |                                           |
|                      | D8  |               |                |                                           |
|                      | D13 |               |                |                                           |
|                      | D17 |               |                |                                           |
|                      | H4  |               |                |                                           |
|                      | H17 |               |                |                                           |
|                      | N4  |               |                |                                           |
|                      | N17 |               |                |                                           |
|                      | U4  |               |                |                                           |
|                      | U8  |               |                |                                           |
|                      | U13 |               |                |                                           |
|                      | U17 |               |                |                                           |
| $V_{DDD}$            | D6  | _             | -              | digital supply voltage                    |
|                      | D11 |               |                |                                           |
|                      | D15 |               |                |                                           |
|                      | F4  |               |                |                                           |
|                      | F17 |               |                |                                           |
|                      | K4  |               |                |                                           |
|                      | L17 |               |                |                                           |
|                      | R4  |               |                |                                           |
|                      | R17 |               |                |                                           |
|                      | U6  |               |                |                                           |
|                      | U10 |               |                |                                           |
|                      | U15 |               |                |                                           |
| V <sub>SS(PLL)</sub> | V17 | _             | _              | ground supply for internal PLL circuitry  |
| V <sub>DD(PLL)</sub> | U16 | _             | _              | supply voltage for internal PLL circuitry |
| n.c.                 | B16 | _             | _              | not connected                             |
| n.c.                 | B17 | _             | _              | not connected                             |
| n.c.                 | B18 | _             | _              | not connected                             |
| n.c.                 | B20 | _             | _              | not connected                             |
| n.c.                 | C16 | _             | _              | not connected                             |
| n.c.                 | D19 | _             | _              | not connected                             |
| n.c.                 | G17 | _             | _              | not connected                             |
| n.c.                 | G19 | _             | _              | not connected                             |
| n.c.                 | J3  | _             | _              | not connected                             |
| n.c.                 | J17 | _             | _              | not connected                             |

**SAA6712E** 

| SYMBOL | Pin | PORT | <b>I/O</b> <sup>(1)</sup> | DESCRIPTION   |
|--------|-----|------|---------------------------|---------------|
| n.c.   | L18 | _    | _                         | not connected |
| n.c.   | P20 | _    | _                         | not connected |
| n.c.   | R20 | _    | _                         | not connected |
| n.c.   | U3  | _    | _                         | not connected |
| n.c.   | U5  | _    | _                         | not connected |
| n.c.   | U7  | _    | _                         | not connected |
| n.c.   | U14 | _    | _                         | not connected |
| n.c.   | U20 | _    | _                         | not connected |
| n.c.   | V20 | _    | _                         | not connected |
| n.c.   | W4  | _    | _                         | not connected |
| n.c.   | W15 | _    | _                         | not connected |

#### **Notes**

- 1. Generally all inputs are 5 V tolerant TTL inputs. All outputs are CMOS, except the memory interface ports, which are LVTTL compatible.
- 2. Connect to ground when not using the JTAG controller.

#### 7 FUNCTIONAL DESCRIPTION

#### 7.1 Data path

Input video data is sampled either as RGB data in single pixels from only one ADC or in double pixels in interleaved format from two ADCs. The clock for sampling the data will always be provided from external circuitry. The video stream will be adapted from the input frame rate to the output frame rate needed by the panel. Therefore a frame buffer built of SDRAMs or SGRAMs is used. If the panel supports the incoming frame rate from the RGB port, the adaption can be done without external memory.

If zooming must be performed the upscaler behind the memory interface will be enabled. For downscaling the downscaler in front of the memory interface in the data path will be used. A colour correction can be done via a look-up table. The resulting video stream can now be positioned elsewhere in the output data stream by the panning unit. If an external OSD controller is embedded into the system, its OSD window will be put into the video stream by the OSD overlay port. Additionally the internal OSD will be inserted in the next stage. The temporal dithering allows true colour pictures to be displayed on high colour panels. The output interface provides the timing and control signals necessary for the connected panel.

#### 7.2 System clocks

#### 7.2.1 INPUT INTERFACE CLOCK (VCLK)

This clock is used for sampling the incoming RGB data stream. In RGB mode this clock varies from 25 to 150 MHz in single ADC mode. If two ADCs are used the RGB input clock is between 12.5 and 75 MHz.

The RGB clock can be generated by the external ADCs or an external video PLL.

#### 7.2.2 MEMORY INTERFACE CLOCK (MCLKI)

The memory clock is the synchronous clock for the external frame buffer. Depending on the bandwidth needed by the application, and the connected SDRAM or SGRAM devices, the clock varies from 83 to 125 MHz. It can be generated internally by the PLL from the system clock (CLK), or by an external quartz oscillator.

If the internal PLL is used, the memory clock frequency can be derived from the following formula:

$$f\_memory \ = \ \frac{f\_system}{N} \times 16$$

Where N = pre-divider ratio and  $f_system = \text{clock}$  at pin CLK.

#### **SAA6712E**

#### 7.2.3 I<sup>2</sup>C-BUS INTERFACE CLOCK (SCL)

This clock drives the interface to the external microcontroller. Its frequency range is from 100 kHz to 1 MHz.

#### 7.2.4 SYSTEM CLOCK (CLK)

This clock is used to drive the internal PLL. The frequency range is from 24 to 50 MHz.

#### 7.2.5 TFT PANEL CLOCK (PCLK)

This clock is the timing reference for the panel. The frequency is the same as the system clock, or it can be generated from the internal PLL by using the following formula:

$$f_{tft} = \frac{f_{system}}{N} \times \frac{32}{M}$$

Where N = pre-divider ratio and M = post-divider ratio.

#### 7.3 RGB input port

The RGB input port can operate in two modes; single pixel mode (24 bits) and double pixel mode (48 bits). For single pixel mode only ports VPA7 to VPA0, VPB7 to VPB0, and VPC7 to VPC0 are internally sampled. For double pixel mode two pixels must be provided at the RGB input port.

Therefore ports VPD7 to VPD0, VPE7 to VPE0, and VPF7 to VPF0 are also needed.

The VPA/B/C ports are sampled on the rising edge of the RGB input clock (VCLK), and the VPD/E/F ports on the falling edge (see Fig.3).

The synchronization pulses from the graphics card are used to identify the frame outline. The vertical synchronization pulse is connected to pin VVS, and the horizontal synchronization pulse is connected to pin VHS.

For calibrating the connected Analog-to-Digital Converter (ADC) the SAA6712E delivers a clamp pulse at pin CLAMP, and a gain correction pulse at pin GAINC (see Fig.4).

The sample window of the RGB input port is controlled by four counters; horizontal and vertical offset, and horizontal and vertical window size.

The offset counters start at the inactive or second edge of their corresponding synchronization signal.



**SAA6712E** 



#### 7.4 TFT output port

The TFT output port consists of two pixel ports (A and B), each containing red, green and blue colour information with a resolution of 8 bits per colour. The first pixel port is mapped to PAR7 to PAR0, PAG7 to PAG0, and PAB7 to PAB0. The second port is mapped to PBR7 to PBR0, PBG7 to PBG0, and PBB7 to PBB0.

The vertical and horizontal synchronization signals are mapped to pins PVS and PHS. A data validation signal framing visible pixels is available at pin PDE.

All of the above mentioned signals are synchronized to the output clock at pin PCLK. The active edge of this clock is programmable.

#### 7.4.1 SINGLE PIXEL MODE

The single pixel mode is designed to support TFT panels with single pixel input, and for direct connection of panel link transmitters. Only the first pixel port PAR7 to PAR0, PAG7 to PAG0, and PAB7 to PAB0 is used. The data is applied at double the frequency in comparison to the double pixel output mode.

#### 7.4.2 DOUBLE PIXEL MODE

The double pixel mode is used for direct connection of TFT panels with double pixel input. Both output ports are used. The first pixel is applied at port A, and the second at port B.

#### 7.5 Memory port

The memory port connects the SAA6712E to the external frame buffer. This frame memory can be built from either  $1M \times 16$  SDRAM or  $256k \times 32$  SGRAM devices. Supported are RAM devices with clock frequencies up to

125 MHz. This clock can be provided either by the internal PLL, or externally be applied to pin MCLKI.

The memory data bus is split into 4 ports: port 0 (DQ0 to DQ15), port 1 (DQ16 to DQ31), port 2 (DQ32 to DQ47) and port 3 (DQ48 to DQ63).

To adapt the external memory to the needs of the application by means of memory size and bandwidth, it is possible to scale the external memory by using only the number of subsequent ports needed to build up the frame buffer and to achieve the memory bandwidth. As a second step for bandwidth optimization several speed grades of memory devices can be used.

#### 7.5.1 SDRAM MEMORY CONFIGURATION

SDRAMs are available in sizes from 16 Mbits. For this application a wide data bus is required, so that at least  $1M \times 16$  devices must be used. To achieve the desired bandwidth, 2 to 4 devices must be used in parallel, which results in a frame buffer size of 4 to 8 Mbytes. But only half of this memory will be used by the SAA6712E.

The memory port of the SAA6712E can be divided into 4 SDRAM channels. Each channel is 16 bits wide, and provides in High Speed Channel (HSC) mode with a 125 MHz memory clock and an effective bandwidth of 228 Mbits/s. A Medium Speed Channel (MSC) with a 100 MHz memory clock gives an effective bandwidth of 182 Mbits/s, 91% effective bandwidth assumed.

Table 2 gives the channel configuration for several input and panel resolutions.

### XGA RGB to TFT graphics engine

**SAA6712E** 

Table 2 SDRAM channel configurations

| INPUT              | SVGA (800 × 600)                                   |                                                    | XGA (1024×768)                                     |                                                    | SXGA (1280×1024)                                   |                                                    |
|--------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|
| RESOLUTION         | 60 Hz                                              | 75 Hz                                              | 60 Hz                                              | 75 Hz                                              | 60 Hz                                              | 75 Hz                                              |
| Panel              | 2 Mbits frame buffer needed                        |                                                    | 3 Mbits frame buffer needed                        |                                                    | 4 Mbits frame buffer needed                        |                                                    |
| XGA <sup>(1)</sup> | 288 Mbits/s<br>bandwidth;<br>2 × HSC or<br>2 × MSC | 319 Mbits/s<br>bandwidth;<br>2 × HSC or<br>2 × MSC | 411 Mbits/s<br>bandwidth;<br>2 × HSC or<br>3 × MSC | 452 Mbits/s<br>bandwidth;<br>2 × HSC or<br>3 × MSC | 475 Mbits/s<br>bandwidth;<br>3 × HSC or<br>3 × MSC | 540 Mbits/s<br>bandwidth;<br>3 × HSC or<br>3 × MSC |

#### Note

1. 36 MHz clock frequency.

#### 7.5.2 SGRAM MEMORY CONFIGURATION

SGRAM devices organized to  $256k \times 32$  bits are available, and feature the wide data bus for high speed applications. With these devices a frame buffer can be built, without wasting memory because of bandwidth. In case of SGRAM usage, the memory data bus of the SAA6712E can be split into 2 channels of 32 bits each.

Each channel gives, in HSC mode with 125 MHz clock frequency, an effective bandwidth of 456 Mbits/s; and in MSC mode, with 100 MHz clock speed, an effective bandwidth of 364 Mbits/s.

Table 3 gives the channel configuration for several input and panel resolutions.

Table 3 SGRAM channel configurations

| INPUT              | SVGA (8                                            | 00 × 600)                                          | XGA (10                                            | 24 × 768)                                          | SXGA (1280 × 1024)                                 |                                                    |  |
|--------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|--|
| RESOLUTION         | 60 Hz                                              | 75 Hz                                              | 60 Hz                                              | 75 Hz                                              | 60 Hz                                              | 75 Hz                                              |  |
| Panel              | 2 Mbits frame b                                    | uffer needed                                       | 3 Mbits frame b                                    | uffer needed                                       | 4 Mbits frame b                                    | uffer needed                                       |  |
| XGA <sup>(1)</sup> | 288 Mbits/s<br>bandwidth;<br>1 × HSC or<br>1 × MSC | 319 Mbits/s<br>bandwidth;<br>1 × HSC or<br>1 × MSC | 411 Mbits/s<br>bandwidth;<br>1 × HSC or<br>2 × MSC | 452 Mbits/s<br>bandwidth;<br>1 × HSC or<br>2 × MSC | 475 Mbits/s<br>bandwidth;<br>2 × HSC or<br>2 × MSC | 540 Mbits/s<br>bandwidth;<br>2 × HSC or<br>2 × MSC |  |

#### Note

1. 36 MHz clock frequency.

### XGA RGB to TFT graphics engine

**SAA6712E** 

#### 7.6 I<sup>2</sup>C-bus interface

This serial interface consists of only two signals, the serial clock line (SCL) and the serial data line (SDA). The maximum supported frequency on this bus is 1 MHz. Spikes with a maximum pulse length of 50 ns are suppressed by the internal input filter.

The SAA6712E operates as a slave and cannot initiate any data transfer, so the clock line is always input. Via the data line, data is transmitted and received, so this pin must be input/output. The SCL and SDA lines are driven by open-drain stages and pull-up resistors. When a logic 0 is applied, the bus is set to ground level via the output buffers. When a logic 1 is applied, the output buffer switches to 3-state and the pull-up resistors pull the bus up to +5 V.

Data transfer changes on SDA are allowed only when SCL is LOW. Data is sampled on the positive edge of SCL. In Idle state the output buffers are in 3-state, and the bus is HIGH. A data transfer must be initiated by an I<sup>2</sup>C-bus master device. This is done by sending a START condition when SDA changes from HIGH to LOW when SCL is HIGH (see Fig.5). The device address of the SAA6712E must then be sent with the desired I/O direction.

If the SAA6712E reads its device address, it acknowledges this by sending a single bit ACK to the master. If write mode was selected, the master sends the register address to be written and then the data bytes. If read mode was selected, the SAA6712E sends the data bytes starting from the last address accessed either by write command or the next address at a read command.

All byte transfers are acknowledged from the receiving device. The data transfer is aborted by sending a STOP condition, when SDA changes from LOW to HIGH when SCL is HIGH (see Fig.6).

If a new address has to be read or written, it is possible to send a new START condition without a preceding STOP condition. In this case the bus is still occupied by the master, and it can initiate a new data transfer. This is useful for read activities, where at first the register address must be sent in write mode and after that a read command will be sent to read data from this and following addresses.

If the data transfer was a read transfer and the master was receiver, the master must not generate an acknowledge before the STOP condition.





### XGA RGB to TFT graphics engine

### **SAA6712E**

#### 7.7 Scaling algorithm

The SAA6712E features different scaling engines for up and downscaling, for both horizontal and vertical processing. The horizontal scaling engines are independent from each other. The vertical scaling engines share the line buffer, so they cannot operate in parallel.

#### 7.7.1 UPSCALING

The upscaling engine is used for enlarging the incoming video frames. The magnification can be programmed individually for horizontal and vertical scaling.

The maximum scaling factor for both directions is 64.

The implemented filter algorithm (see Fig.7) uses interpolation with pixel enhancement, based on a free programmable transition function. It is therefore possible to define the transition between two calculated pixels to obtain different sharpness characteristics. This transition function must be defined in the 7 bits  $\times$  64 look-up table, with a number ranging from 0 to 64. Different functions can be programmed for horizontal and vertical scaling.

#### 7.7.2 DOWNSCALING

The downscaling engine is used for reducing the incoming RGB data stream, i.e. for displaying high resolution input frames on panels with a smaller resolution.

The scaling ratio can be programmed independently for both horizontal and vertical downscaling units. The algorithm uses pixel accumulation, achieving a minimum scaling factor of  $\frac{1}{64}$ .



- (1) The linear interpolation results in smoothing the sharp edges of the original picture if a pixel must be calculated.
- (2) Some kind of  $\frac{1}{x}$  function results in sharper edges, because of the smaller transition interval.
- (3) Phase correct pixel repetition can be done with this function.

Fig.7 Interpolation function definition.

### XGA RGB to TFT graphics engine

**SAA6712E** 

#### 8 SYSTEM DESCRIPTION

#### 8.1 Programming registers

The SAA6712E is a highly integrated device with many features. To get the desired functionality and performance it must be programmed correctly. In general, before programming, the device must be switched to the internal reset state to prevent unwanted functions while changing the registers.

After writing to all registers the internal reset can be released. There are some registers (mainly offset counters) that can be changed during data processing without an internal reset. All accesses to the on screen display can be done during data processing.

Table 4 I<sup>2</sup>C-bus device address

| MSB |   |   |   |   |   |     | LSB |
|-----|---|---|---|---|---|-----|-----|
| 0   | 1 | 1 | 1 | 0 | 1 | SAD | R/W |

When bit SAD = 0 the address is 74H; when bit SAD = 1 the address is 76H.

Table 5 shows the programming model.

 Table 5
 Programming register overview

| ADDRESS    | R/W     | D7            | D6                      | D5 | D4 | D3            | D2            | D1           | D0                  |  |  |
|------------|---------|---------------|-------------------------|----|----|---------------|---------------|--------------|---------------------|--|--|
| State      | •       |               |                         |    |    |               |               |              |                     |  |  |
| 0          | R       | reserved      |                         |    |    |               |               |              |                     |  |  |
| 1          | R       | reserved      |                         |    |    |               |               |              |                     |  |  |
| 2          | R/W     | iic_test_reg  | est_register[7 to 0]    |    |    |               |               |              |                     |  |  |
| 3          | R       |               | intr                    |    |    |               |               |              |                     |  |  |
| RGB mode   | detec   | tion          |                         |    |    |               |               |              |                     |  |  |
| 4          | R       |               |                         |    |    | pos_<br>vsync | pos_<br>hsync | no_<br>vsync | no_<br>hsync        |  |  |
| 5          | R       | v_lines[7 to  | 0]                      |    |    | •             |               |              |                     |  |  |
| 6          | R       |               |                         |    |    |               | v_lines[10    | to 8]        |                     |  |  |
| 7          | R       | h_clocks[7    | to 0]                   |    |    |               |               |              |                     |  |  |
| 8          | R       |               |                         |    |    | h_clocks[1    | 1 to 8]       |              |                     |  |  |
| RGB auto-a | ıdjustı | ment          |                         |    |    |               |               |              |                     |  |  |
| 9          | W       | ref_line[7 to | 0]                      |    |    |               |               |              |                     |  |  |
| 10         | W       |               |                         |    |    |               | ref_line[10   | to 8]        |                     |  |  |
| 11         | W       | ref_pixel[7 t | :o 0]                   |    |    |               | •             |              |                     |  |  |
| 12         | W       |               |                         |    |    | ref_pixel[1   | 1 to 8]       |              |                     |  |  |
| 13         | W       | ref_colour[7  | 7 to 0]                 |    |    |               |               |              |                     |  |  |
| 14         | R       | ref_pixel_re  | ed[7 to 0]              |    |    |               |               |              |                     |  |  |
| 15         | R       | ref_pixel_gi  |                         |    |    |               |               |              |                     |  |  |
| 16         | R       | ref_pixel_bl  | ue[7 to 0]              |    |    |               |               |              |                     |  |  |
| 17         | R       | black_lines   | =                       |    |    |               |               |              |                     |  |  |
| 18         | R       | black_pixels  | s[7 to 0]               |    |    |               |               | _            |                     |  |  |
| 19         | R       |               |                         |    |    |               |               |              | black_<br>pixels[8] |  |  |
| 20         | R       | non_black_    | non_black_lines[7 to 0] |    |    |               |               |              |                     |  |  |
| 21         | R       |               |                         |    |    |               | non_black_    | lines[10 to  | 8]                  |  |  |

1999 Aug 25

SAA6712E

| ADDRESS      | R/W              | D7           | D6                 | D5                  | D4                     | D3                      | D2                   | D1                        | D0                           |
|--------------|------------------|--------------|--------------------|---------------------|------------------------|-------------------------|----------------------|---------------------------|------------------------------|
| 22           | R                | non_black_   | pixels[7 to 0]     |                     | !                      |                         | !                    | •                         | '                            |
| 23           | R                |              |                    |                     |                        | non_black_              | pixels[11 to         | 8]                        |                              |
| General co   | nfigur           | ation        |                    |                     |                        |                         |                      |                           |                              |
| 24           | W                |              | intr_clear         | single_<br>adc_mode | no_<br>memory_<br>mode | memory_<br>init         | reset_<br>input_path | reset_<br>memory_<br>path | reset_<br>proc_path          |
| 25           | W                |              |                    |                     |                        |                         | frc_on               | blank_<br>screen          | power_<br>down               |
| Clock distri | ibutio           | n            |                    |                     |                        |                         |                      |                           |                              |
| 26           | W                | por_mclk     | pre_div_<br>enable | post_div_<br>enable | pre_div_<br>half_clock | post_div_<br>half_clock | pll_enable           | pll_pclk                  | pll_mclk                     |
| 27           | W                | pre_div_clo  | ock_p_high[3       | to 0]               |                        | pre_div_clo             | ck_p_low[3           | to 0]                     |                              |
| 28           | W                | pre_div_clo  | ock_n_high[3       | to 0]               |                        | pre_div_clo             | ck_n_low[3           | to 0]                     |                              |
| 29           | W                |              |                    |                     |                        | pre_div_clo             | ock_n_offs[3         | to 0]                     |                              |
| 30           | W                | post_div_cl  | lock_p_high[       | 3 to 0]             |                        | post_div_cl             | ock_p_low[3          | to 0]                     |                              |
| 31           | W                | post_div_cl  | lock_n_high[       | 3 to 0]             |                        | post_div_cl             | ock_n_low[3          | to 0]                     |                              |
| 32           | W                |              |                    |                     |                        | post_div_cl             | ock_n_offs[3         | 3 to 0]                   |                              |
| Input interf | ace              |              |                    |                     |                        |                         |                      |                           |                              |
| 33           | W                |              | in_form_<br>on     |                     | adc_<br>sample_<br>seq | gainc_pol               | clamp_pol            | vs_pol                    | hs_pol                       |
| 34           | W                | not used     | '                  | •                   |                        | •                       | '                    |                           | '                            |
| 35           | W                | v_offset[7 t | o 0]               |                     |                        |                         |                      |                           |                              |
| 36           | W                |              |                    |                     |                        |                         | v_offset[10          | to 8]                     |                              |
| 37           | W                | h_offset[7 t | o 0]               | •                   | •                      | •                       | •                    |                           |                              |
| 38           | W                |              |                    |                     |                        | h_offset[11             | to 8]                |                           |                              |
| 39           | W                | v_length[7   | to 0]              | •                   | •                      | •                       |                      |                           |                              |
| 40           | W                |              |                    |                     |                        |                         | v_length[10          | ) to 8]                   |                              |
| 41           | W                | h_length[7   | to 0]              | •                   | •                      | •                       | •                    |                           |                              |
| 42           | W                |              |                    |                     |                        | h_length[11             | 1 to 8]              |                           |                              |
| 43           | W                | clamp_on[7   | 7 to 0]            |                     |                        |                         |                      |                           |                              |
| 44           | W                | clamp_off[7  | 7 to 0]            |                     |                        |                         |                      |                           |                              |
| 45           | W                | gainc_on_o   | delay[7 to 0]      |                     |                        |                         |                      |                           |                              |
| 46           | W                | gainc_off_c  | delay[7 to 0]      |                     |                        |                         |                      |                           |                              |
| Colour cor   | rection          | 1            |                    |                     |                        |                         |                      |                           |                              |
| 47           | W                |              |                    |                     |                        | red_prog                | green_<br>prog       | blue_prog                 | colour_<br>correction<br>_on |
| 48           | W                | colour_inde  | ex[7 to 0]         | •                   | •                      |                         | •                    | •                         |                              |
| 49           | W <sup>(1)</sup> | colour_valu  | ıe[7 to 0]         |                     |                        |                         |                      |                           |                              |

SAA6712E

| ADDRESS   | R/W     | D7           | D6                  | D5            | D4           | D3                         | D2            | D1          | D0        |
|-----------|---------|--------------|---------------------|---------------|--------------|----------------------------|---------------|-------------|-----------|
| Memory co | ntrolle | er unit      |                     |               | l .          |                            |               |             |           |
| 50        | W       |              |                     |               |              | data_width                 | 1 and 0]      |             |           |
| 51        | W       |              |                     |               |              | burst_seq_                 | length[3 to 0 | ]           |           |
| 52        | W       |              | SDRAM_bu            | urst_length_d | code[2 to 0] | SDRAM_burst_length[3 to 0] |               |             |           |
| 53        | W       |              | CAS_laten           | cy[2 to 0]    |              | t_RCD[3 to 0]              |               |             |           |
| 54        | W       | t_RRD[3 to   | 0]                  |               |              | t_RP[3 to 0                | ]             |             |           |
| 55        | W       | t_WR[3 to 0  | )]                  |               |              | t_RC[3 to 0                | ]             |             |           |
| 56        | W       | field_row[7  | to 0]               |               |              | !                          |               |             |           |
| 57        | W       |              |                     |               |              |                            | field_row[10  | O to 8]     |           |
| 58        | W       | field_colum  | n[7 to 0]           | 1             |              | •                          | •             |             |           |
| 59        | W       | not used     |                     |               |              |                            |               |             |           |
| 60        | W       | not used     |                     |               |              |                            |               |             |           |
| 61        | W       | not used     |                     |               |              |                            |               |             |           |
| 62        | W       | not used     |                     |               |              |                            |               |             |           |
| 63        | W       | not used     |                     |               |              |                            |               |             |           |
| 64        | W       | not used     |                     |               |              |                            |               |             |           |
| 65        | W       | not used     |                     |               |              |                            |               |             |           |
| 66        | W       | not used     |                     |               |              |                            |               |             |           |
| 67        | W       | not used     |                     |               |              |                            |               |             |           |
| 68        | W       | frame_leng   | th[7 to 0]          |               |              |                            |               |             |           |
| 69        | W       |              |                     |               |              |                            | frame_leng    | th[10 to 8] |           |
| 70        | W       | line_length[ | 7 to 0]             | •             |              |                            |               |             |           |
| 71        | W       |              |                     |               |              | line_length                | [11 to 8]     |             |           |
| 72        | W       | blank_colou  | ur_red[7 to 0       | ]             |              |                            |               |             |           |
| 73        | W       | blank_colou  | ur_green[7 to       | 0]            |              |                            |               |             |           |
| 74        | W       | blank_colou  | ur_blue[7 to        | 0]            |              |                            |               |             |           |
| Scaler    |         |              |                     |               |              |                            |               |             |           |
| 75        | W       |              | down_v_             | up_v_         | up_h_        | up_v_                      | up_h_         | down_v_     | down_h_   |
|           |         |              | scaler_             |               | coeff_prog   | scaler_on                  |               | scaler_on   | scaler_on |
|           |         |              | mem                 |               |              |                            |               |             |           |
| 76        | W       | up_v_incr[7  | to 0]               |               | 1            |                            |               |             |           |
| 77        | W       |              | up_v_incr[11 to 8]  |               |              |                            |               |             |           |
| 78        | W       |              | up_v_corr[6         | 6 to 0]       |              |                            |               |             |           |
| 79        | W       | up_h_incr[7  | ' to 0]             |               |              |                            | 4.4.07        |             |           |
| 80        | W       |              |                     | 0.4.07        |              | up_h_incr[1                | 1 to 8]       |             |           |
| 81        | W       |              | up_h_corr[6 to 0]   |               |              |                            |               |             |           |
| 82        | W       |              | down_v_incr[5 to 0] |               |              |                            |               |             |           |
| 83        | W       |              | down_v_corr[6 to 0] |               |              |                            |               |             |           |
| 84        | W       |              | down_h_incr[5 to 0] |               |              |                            |               |             |           |
| 85        | W       |              | down_h_cc           | orr[6 to 0]   |              |                            |               |             |           |

SAA6712E

| ADDRESS    | R/W              | D7          | D6                        | D5         | D4         | D3          | D2          | D1               | D0                |
|------------|------------------|-------------|---------------------------|------------|------------|-------------|-------------|------------------|-------------------|
| 86         | W                |             |                           | coeff_inde | ex[5 to 0] |             | '           |                  | · ·               |
| 87         | W <sup>(1)</sup> |             | coeff_value               | e[6 to 0]  |            |             |             |                  |                   |
| Panning un | it               |             |                           |            |            |             |             |                  |                   |
| 88         | W                | pic_v_offse | t[7 to 0]                 |            |            |             |             |                  |                   |
| 89         | W                |             |                           |            |            |             | pic_v_offse | et[10 to 8]      |                   |
| 90         | W                | pic_h_offse | t[7 to 0]                 | •          | •          | •           | •           |                  |                   |
| 91         | W                |             |                           |            |            | pic_h_offse | et[11 to 8] |                  |                   |
| 92         | W                | out_v_size[ | 7 to 0]                   | •          | •          | •           |             |                  |                   |
| 93         | W                |             |                           |            |            |             | out_v_size  | [10 to 8]        |                   |
| 94         | W                | out_h_size[ | 7 to 1]                   |            |            |             |             |                  | 0                 |
| 95         | W                |             |                           |            |            | out_h_size  | [11 to 8]   |                  |                   |
| 96         | W                | border_colo | our_red[7 to              | 0]         | •          |             |             |                  |                   |
| 97         | W                | border_colo | our_green[7               | to 0]      |            |             |             |                  |                   |
| 98         | W                | border_cold | our_blue[7 to             | 0]         |            |             |             |                  |                   |
| OSD overla | y port           |             |                           |            |            |             |             |                  |                   |
| 99         | W                | ovl_clk_    | ovl_act_                  | ovl_vs_    | ovl_hs_    | clk_        | sample_     | ovl_             | ovl_              |
|            |                  | pol         | pol                       | pol        | pol        | gating_on   | edge        | syncs_<br>active | insert_<br>active |
| 100        | W                | ovl_hs_star | t[7 to 0]                 |            |            |             |             |                  |                   |
| 101        | W                |             |                           |            |            |             | ovl_hs_sta  | rt[10 to 8]      |                   |
| 102        | W                | ovl_hs_leng | gth[7 to 0]               | !          | ·          | · ·         |             |                  |                   |
| 103        | W                |             |                           |            |            |             | ovl_hs_len  | gth[10 to 8]     |                   |
| 104        | W                | ovl_hs_late | ncy[7 to 0]               | !          |            |             | '           |                  |                   |
| 105        | W                | ovl_h_lengt | :h[7 to 0]                |            |            |             |             |                  |                   |
| 106        | W                |             |                           |            |            |             | ovl_h_leng  | th[10 to 8]      |                   |
| 107        | W                | ovl_v_offse | t[7 to 0]                 |            | •          | '           | •           |                  |                   |
| 108        | W                |             |                           |            |            |             | ovl_v_offse | et[10 to 8]      |                   |
| 109        | W                | ovl_v_lengt | h[7 to 0]                 | •          | <u>'</u>   |             | '           |                  |                   |
| 110        | W                |             |                           |            |            |             | ovl_v_leng  | th[10 to 8]      |                   |
| 111        | W                | ovl_vs_star | t[7 to 0]                 | •          | •          |             | •           |                  |                   |
| 112        | W                |             |                           |            |            |             | ovl_vs_sta  | rt[10 to 8]      |                   |
| 113        | W                | ovl_colour0 | _red[7 to 0]              | •          | ·          |             |             |                  |                   |
| 114        | W                | ovl_colour0 | _green[7 to               | 0]         |            |             |             |                  |                   |
| 115        | W                | ovl_colour0 | _blue[7 to 0              | ]          |            |             |             |                  |                   |
| 116        | W                | ovl_colour1 | _red[7 to 0]              |            |            |             |             |                  |                   |
| 117        | W                | ovl_colour1 | _green[7 to               | 0]         |            |             |             |                  |                   |
| 118        | W                | ovl_colour1 | _blue[7 to 0              | ]          |            |             |             |                  |                   |
| 119        | W                |             | _red[7 to 0]              |            |            |             |             |                  |                   |
| 120        | W                | ovl_colour2 | ovl_colour2_green[7 to 0] |            |            |             |             |                  |                   |
| 121        | W                | ovl_colour2 | <br>!_blue[7 to 0         | ]          |            |             |             |                  |                   |

### SAA6712E

| ADDRESS   | R/W    | D7          | D6                          | D5         | D4       | D3         | D2          | D1          | D0             |
|-----------|--------|-------------|-----------------------------|------------|----------|------------|-------------|-------------|----------------|
| 122       | W      | ovl_colour3 | _red[7 to 0]                | •          |          |            |             | •           |                |
| 123       | W      | ovl_colour3 | _green[7 to                 | 0]         |          |            |             |             |                |
| 124       | W      | ovl_colour3 | _blue[7 to 0]               |            |          |            |             |             |                |
| 125       | W      | ovl_colour4 | _red[7 to 0]                |            |          |            |             |             |                |
| 126       | W      | ovl_colour4 | _green[7 to                 | 0]         |          |            |             |             |                |
| 127       | W      | ovl_colour4 | _blue[7 to 0]               |            |          |            |             |             |                |
| 128       | W      | ovl_colour5 | _red[7 to 0]                |            |          |            |             |             |                |
| 129       | W      | ovl_colour5 | _green[7 to                 | 0]         |          |            |             |             |                |
| 130       | W      | ovl_colour5 | _blue[7 to 0]               |            |          |            |             |             |                |
| 131       | W      | ovl_colour6 | _red[7 to 0]                |            |          |            |             |             |                |
| 132       | W      | ovl_colour6 | _green[7 to                 | 0]         |          |            |             |             |                |
| 133       | W      | ovl_colour6 | _blue[7 to 0]               |            |          |            |             |             |                |
| 134       | W      | ovl_colour7 | _red[7 to 0]                |            |          |            |             |             |                |
| 135       | W      | ovl_colour7 | _green[7 to                 | 0]         |          |            |             |             |                |
| 136       | W      | ovl_colour7 | _blue[7 to 0]               |            |          |            |             |             |                |
| On screen | displa | у           |                             |            |          |            |             |             |                |
| 137       | W      |             |                             |            |          |            | zoom2       | char_size   | osd_<br>active |
| 138       | W      | osd_v_offse | et[7 to 0]                  | !          | !        | !          | !           |             | !              |
| 139       | W      |             |                             |            |          |            | osd_v_offs  | et[10 to 8] |                |
| 140       | W      | osd_h_offse | et[7 to 0]                  | •          | •        | •          | •           |             |                |
| 141       | W      |             |                             |            |          | osd_h_offs | et[11 to 8] |             |                |
| 142       | W      |             |                             | osd_v_size | [5 to 0] |            |             |             |                |
| 143       | W      |             |                             | osd_h_size | [5 to 0] |            |             |             |                |
| 144       | W      | osd_fg_cold | our0_red[7 to               | 0]         |          |            |             |             |                |
| 145       | W      | osd_fg_cold | our0_green[7                | 7 to 0]    |          |            |             |             |                |
| 146       | W      | osd_fg_cold | our0_blue[7 t               | to 0]      |          |            |             |             |                |
| 147       | W      | osd_fg_cold | our1_red[7 to               | 0]         |          |            |             |             |                |
| 148       | W      | osd_fg_cold | our1_green[7                | 7 to 0]    |          |            |             |             |                |
| 149       | W      | osd_fg_cold | our1_blue[7 t               | to 0]      |          |            |             |             |                |
| 150       | W      | osd_fg_cold | our2_red[7 to               | 0]         |          |            |             |             |                |
| 151       | W      | osd_fg_cold | our2_green[7                | 7 to 0]    |          |            |             |             |                |
| 152       | W      | osd_fg_cold | our2_blue[7 t               | to 0]      |          |            |             |             |                |
| 153       | W      | osd_fg_cold | d_fg_colour3_red[7 to 0]    |            |          |            |             |             |                |
| 154       | W      | osd_fg_cold | d_fg_colour3_green[7 to 0]  |            |          |            |             |             |                |
| 155       | W      | osd_fg_cold | d_fg_colour3_blue[7 to 0]   |            |          |            |             |             |                |
| 156       | W      | osd_fg_cold | sd_fg_colour4_red[7 to 0]   |            |          |            |             |             |                |
| 157       | W      | osd_fg_cold | sd_fg_colour4_green[7 to 0] |            |          |            |             |             |                |
| 158       | W      | osd_fg_cold | sd_fg_colour4_blue[7 to 0]  |            |          |            |             |             |                |
| 159       | W      |             | sd_fg_colour5_red[7 to 0]   |            |          |            |             |             |                |
| 160       | W      | osd_fg_cold | our5_green[7                | 7 to 0]    |          |            |             |             |                |

### SAA6712E

| ADDRESS | R/W | D7                | D6                          | D5       | D4       | D3       | D2       | D1       | D0       |  |  |  |
|---------|-----|-------------------|-----------------------------|----------|----------|----------|----------|----------|----------|--|--|--|
| 161     | W   | osd_fg_col        | sd_fg_colour5_blue[7 to 0]  |          |          |          |          |          |          |  |  |  |
| 162     | W   | osd_fg_cole       | sd_fg_colour6_red[7 to 0]   |          |          |          |          |          |          |  |  |  |
| 163     | W   | osd_fg_col        | sd_fg_colour6_green[7 to 0] |          |          |          |          |          |          |  |  |  |
| 164     | W   | osd_fg_cold       | sd_fg_colour6_blue[7 to 0]  |          |          |          |          |          |          |  |  |  |
| 165     | W   | osd_fg_cold       | our7_red[7 to               | o 0]     |          |          |          |          |          |  |  |  |
| 166     | W   | osd_fg_cold       | our7_green[7                | 7 to 0]  |          |          |          |          |          |  |  |  |
| 167     | W   | osd_fg_cold       | our7_blue[7                 | to 0]    |          |          |          |          |          |  |  |  |
| 168     | W   | osd_bg_col        | lour0_red[7 t               | to 0]    |          |          |          |          |          |  |  |  |
| 169     | W   | osd_bg_col        | lour0_green[                | [7 to 0] |          |          |          |          |          |  |  |  |
| 170     | W   | osd_bg_col        | lour0_blue[7                | to 0]    |          |          |          |          |          |  |  |  |
| 171     | W   | osd_bg_col        | lour1_red[7 t               | to 0]    |          |          |          |          |          |  |  |  |
| 172     | W   | osd_bg_col        | lour1_green[                | [7 to 0] |          |          |          |          |          |  |  |  |
| 173     | W   | osd_bg_col        | lour1_blue[7                | to 0]    |          |          |          |          |          |  |  |  |
| 174     | W   | osd_bg_col        | lour2_red[7 t               | to 0]    |          |          |          |          |          |  |  |  |
| 175     | W   | osd_bg_col        | lour2_green[                | [7 to 0] |          |          |          |          |          |  |  |  |
| 176     | W   | osd_bg_col        | lour2_blue[7                | to 0]    |          |          |          |          |          |  |  |  |
| 177     | W   | osd_bg_col        | lour3_red[7 t               | to 0]    |          |          |          |          |          |  |  |  |
| 178     | W   | osd_bg_col        | lour3_green[                | [7 to 0] |          |          |          |          |          |  |  |  |
| 179     | W   | osd_bg_col        | lour3_blue[7                | to 0]    |          |          |          |          |          |  |  |  |
| 180     | W   | osd_bg_col        | lour4_red[7 t               | to 0]    |          |          |          |          |          |  |  |  |
| 181     | W   | osd_bg_col        | lour4_green[                | [7 to 0] |          |          |          |          |          |  |  |  |
| 182     | W   | osd_bg_col        | lour4_blue[7                | to 0]    |          |          |          |          |          |  |  |  |
| 183     | W   | osd_bg_col        | lour5_red[7 t               | to 0]    |          |          |          |          |          |  |  |  |
| 184     | W   | osd_bg_col        | lour5_green[                | [7 to 0] |          |          |          |          |          |  |  |  |
| 185     | W   | osd_bg_col        | lour5_blue[7                | to 0]    |          |          |          |          |          |  |  |  |
| 186     | W   | osd_bg_col        | lour6_red[7 t               | to 0]    |          |          |          |          |          |  |  |  |
| 187     | W   | osd_bg_col        | lour6_green[                | [7 to 0] |          |          |          |          |          |  |  |  |
| 188     | W   | osd_bg_co         | lour6_blue[7                | to 0]    |          |          |          |          |          |  |  |  |
| 189     | W   | osd_bg_co         | lour7_red[7 t               | to 0]    |          |          |          |          |          |  |  |  |
| 190     | W   | osd_bg_co         | lour7_green[                | [7 to 0] |          |          |          |          |          |  |  |  |
| 191     | W   | osd_bg_co         | sd_bg_colour7_blue[7 to 0]  |          |          |          |          |          |          |  |  |  |
| 192     | W   | osd_fg_           |                             |          |          |          |          |          |          |  |  |  |
|         |     | colour7_          |                             |          |          |          |          |          |          |  |  |  |
| 193     | W   | transp<br>osd_fg_ |                             |          |          |          |          |          |          |  |  |  |
| 193     | VV  | colour7_          |                             |          |          |          |          |          | colour0_ |  |  |  |
|         |     | alpha             | alpha                       | alpha    | alpha    | alpha    | alpha    | alpha    | alpha    |  |  |  |
| 194     | W   | osd_bg_           | osd_bg_                     | osd_bg_  | osd_bg_  | osd_bg_  | osd_bg_  | osd_bg_  | osd_bg_  |  |  |  |
|         |     | colour7_          | colour6_                    | colour5_ | colour4_ | colour3_ | colour2_ | colour1_ | colour0_ |  |  |  |
|         |     | transp            | transp                      | transp   | transp   | transp   | transp   | transp   | transp   |  |  |  |

SAA6712E

| ADDRESS     | R/W              | D7                      | D6                  | D5                  | D4                  | D3                  | D2                  | D1                  | D0                          |
|-------------|------------------|-------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-----------------------------|
| 195         | W                | osd_bg_<br>colour7_     | osd_bg_<br>colour6_ | osd_bg_<br>colour5_ | osd_bg_<br>colour4_ | osd_bg_<br>colour3_ | osd_bg_<br>colour2_ | osd_bg_<br>colour1_ | osd_bg_<br>colour0_         |
|             |                  | alpha                   | alpha               | alpha               | alpha               | alpha               | alpha               | alpha               | alpha                       |
| On screen   | ∟<br>displa      |                         | 1001100             |                     |                     |                     |                     | 1                   |                             |
| 196         | W                |                         |                     | cursor_row          | [5 to 0]            |                     |                     |                     |                             |
| 197         | W                |                         |                     | cursor_colu         |                     |                     |                     |                     |                             |
| 198         | W                | char_appea<br>[1 and 0] | arance              | 1                   | plour[2 to 0]       |                     | char_fg_co          | lour[2 to 0]        |                             |
| 199         | W <sup>(1)</sup> |                         | char_code           | [6 to 0]            |                     |                     | •                   |                     |                             |
| On screen   | displa           | y character             | matrix              |                     |                     |                     |                     |                     |                             |
| 200         | W                |                         | char_code           | [6 to 0]            |                     |                     |                     |                     |                             |
| 201         | W <sup>(1)</sup> | char_def[7              | to 0]               |                     |                     |                     |                     |                     |                             |
| TFT display | / inter          | face                    |                     |                     |                     |                     |                     |                     |                             |
| 202         | W                |                         |                     |                     | vsync_pol           | hsync_pol           | de_pol              | clk_pol             | single_<br>pixel_<br>output |
| 203         | W                | line_sync               | sync_de_<br>act     | out_if_<br>enable   | blank_tft           | sync_<br>mode       | blank_ctrl          | border_<br>ctrl     | active_ctrl                 |
| 204         | W                | h_len_blan              | k[7 to 0]           |                     |                     |                     |                     |                     |                             |
| 205         | W                |                         |                     |                     |                     |                     | h_len_blan          | k[10 to 8]          |                             |
| 206         | W                | h_len_bord              | ler[7 to 0]         |                     |                     |                     |                     |                     |                             |
| 207         | W                |                         |                     |                     |                     |                     | h_len_bord          | ler[10 to 8]        |                             |
| 208         | W                | h_len_activ             | /e[7 to 0]          |                     |                     | _                   |                     |                     |                             |
| 209         | W                |                         |                     |                     |                     |                     | h_len_activ         | re[10 to 8]         |                             |
| 210         | W                | v_end[7 to              | 0]                  | 1                   |                     |                     |                     |                     |                             |
| 211         | W                |                         |                     |                     |                     |                     | v_end[10 to         | 8]                  |                             |
| 212         | W                | v_start[7 to            | 0]                  | 1                   |                     |                     |                     |                     |                             |
| 213         | W                |                         |                     |                     |                     |                     | v_start[10 t        | :0 8]               |                             |
| 214         | W                | v_active[7 t            | to 0]               |                     |                     |                     |                     |                     |                             |
| 215         | W                |                         |                     |                     |                     |                     | v_active[10         | to 8]               |                             |
| 216         | W                | h_vs_start[             | 7 to 0]             |                     | 1                   |                     | 1                   |                     |                             |
| 217         | W                |                         |                     |                     |                     |                     | h_vs_start[         | 10 to 8]            |                             |
| 218         | W                | h_vs_end[7              | 7 to 0]             |                     |                     |                     |                     |                     |                             |
| 219         | W                |                         |                     |                     |                     |                     | h_vs_end[1          | 10 to 8]            |                             |
| 220         | W                | h_hs_start[             | 7 to 0]             | _                   |                     |                     |                     |                     |                             |
| 221         | W                |                         |                     |                     |                     |                     | h_hs_start[         | 10 to 8]            |                             |
| 222         | W                | h_hs_end[7              | 7 to 0]             |                     |                     |                     |                     |                     |                             |
| 223         | W                |                         |                     |                     |                     |                     | h_hs_end[1          | 10 to 8]            |                             |
| 224         | W                | h_de_start[             | [7 to 0]            |                     |                     |                     |                     |                     |                             |
| 225         | W                |                         |                     |                     |                     |                     | h_de_start[         | [10 to 8]           |                             |
| 226         | W                | h_de_end[7              | 7 to 0]             |                     |                     |                     |                     |                     |                             |

### XGA RGB to TFT graphics engine

**SAA6712E** 

| ADDRESS | R/W | D7          | D6          | D5 | D4 | D3 | D2          | D1           | D0 |
|---------|-----|-------------|-------------|----|----|----|-------------|--------------|----|
| 227     | W   |             |             |    |    |    | h_de_end[1  | 0 to 8]      |    |
| 228     | W   | h_active_st | art[7 to 0] |    |    |    |             |              |    |
| 229     | W   |             |             |    |    |    | h_active_st | art[10 to 8] |    |
| 230     | W   | v_vs_end[7  | to 0]       |    |    |    |             |              |    |
| 231     | W   |             |             |    |    |    | v_vs_end[1  | 0 to 8]      |    |
| 232     | W   | h_max_len   | [7 to 0]    |    |    |    |             |              |    |
| 233     | W   |             |             |    |    |    | h_max_len[  | 10 to 8]     |    |

#### Note

Table 6 Detailed description of programming registers

| NAME                                | SUBADDRESS                                   | R/W | DATA      |
|-------------------------------------|----------------------------------------------|-----|-----------|
| State                               | <u>,                                    </u> | •   |           |
| IIC TEST REGISTER                   |                                              |     |           |
| IIC test register                   | 2                                            | R/W | D7 to D0  |
| STATE REGISTER                      |                                              |     |           |
| Interrupt state                     | 3                                            | R   | D0        |
| Interrupt active                    |                                              |     | logic 0   |
| Interrupt not active                |                                              |     | logic 1   |
| RGB mode detection                  |                                              |     |           |
| SYNC DETECT REGISTER                |                                              |     |           |
| Hsync presence                      | 4                                            | R   | D0        |
| Hsync present                       |                                              |     | logic 0   |
| Hsync not present                   |                                              |     | logic 1   |
| Vsync presence                      |                                              |     | D1        |
| Vsync present                       |                                              |     | logic 0   |
| Vsync not present                   |                                              |     | logic 1   |
| Hsync polarity                      |                                              |     | D2        |
| Negative Hsync                      |                                              |     | logic 0   |
| Positive Hsync                      |                                              |     | logic 1   |
| Vsync polarity                      |                                              |     | D3        |
| Negative Vsync                      |                                              |     | logic 0   |
| Positive Vsync                      |                                              |     | logic 1   |
| VERTICAL FRAME RESOLUTION           |                                              |     |           |
| Number of lines between two Vsyncs  | 5 and 6                                      | R   | D10 to D0 |
| HORIZONTAL FRAME RESOLUTION         |                                              |     |           |
| Number of clocks between two Hsyncs | 7 and 8                                      | R   | D11 to D0 |

<sup>1.</sup> Register does not work with register address auto-increment, but with incrementing the address on which the operation is performed.

# XGA RGB to TFT graphics engine

SAA6712E

| NAME                                             | SUBADDRESS | R/W | DATA      |
|--------------------------------------------------|------------|-----|-----------|
| RGB auto adjustment                              |            |     |           |
| REFERENCE LINE POSITION                          |            |     |           |
| Reference line for auto adjustment measurements  | 9 and 10   | W   | D10 to D0 |
| REFERENCE PIXEL POSITION                         |            |     |           |
| Reference pixel for auto adjustment measurements | 11 and 12  | W   | D11 to D0 |
| REFERENCE COLOUR                                 |            |     |           |
| Colour for selecting black or non-black pixels   | 13         | W   | D7 to D0  |
| REFERENCE PIXEL COLOUR RED COMPONENT             |            |     |           |
| Red colour component of reference pixel          | 14         | R   | D7 to D0  |
| REFERENCE PIXEL COLOUR GREEN COMPONENT           |            |     |           |
| Green colour component of reference pixel        | 15         | R   | D7 to D0  |
| REFERENCE PIXEL COLOUR BLUE COMPONENT            |            | -   |           |
| Blue colour component of reference pixel         | 16         | R   | D7 to D0  |
| BLACK LINES COUNTER                              |            |     |           |
| Number of black lines after Vsync                | 17         | R   | D7 to D0  |
| BLACK PIXELS COUNTER                             |            |     |           |
| Number of black pixels after Hsync               | 18 and 19  | R   | D8 to D0  |
| Non-black lines counter                          | •          |     |           |
| Number of non-black lines after Vsync            | 20 and 21  | R   | D10 to D0 |
| NON-BLACK PIXELS COUNTER                         | -          |     |           |
| Number of non-black pixels after Hsync           | 22 and 23  | R   | D11 to D0 |

# XGA RGB to TFT graphics engine

### SAA6712E

| NAME                                           | SUBADDRESS | R/W | DATA    |
|------------------------------------------------|------------|-----|---------|
| General configuration                          | •          |     |         |
| CONFIGURATION REGISTER 1                       |            |     |         |
| Processing reset state                         | 24         | W   | D0      |
| Processing path not in reset state             |            |     | logic 0 |
| Processing path in reset state                 |            |     | logic 1 |
| Memory reset state                             |            |     | D1      |
| Memory path not in reset state                 |            |     | logic 0 |
| Memory path in reset state                     |            |     | logic 1 |
| Input reset state                              |            |     | D2      |
| Input path not in reset state                  |            |     | logic 0 |
| Input path in reset state                      |            |     | logic 1 |
| External memory initialization                 |            |     | D3      |
| No external memory initialization              |            |     | logic 0 |
| Start external memory initialization           |            |     | logic 1 |
| External memory configuration                  |            |     | D4      |
| External memory present                        |            |     | logic 0 |
| No external memory present                     |            |     | logic 1 |
| External ADC configuration                     |            |     | D5      |
| 2 ADCs connected                               |            |     | logic 0 |
| 1 ADC connected                                |            |     | logic 1 |
| Interrupt acknowledge                          |            |     | D6      |
| No acknowledge                                 |            |     | logic 0 |
| Reset interrupt output to logic 1              |            |     | logic 1 |
| CONFIGURATION REGISTER 2                       |            |     |         |
| Output interface Power-down mode               | 25         | W   | D0      |
| Normal processing                              |            |     | logic 0 |
| All outputs of output interface at LOW level   |            |     | logic 1 |
| Blank screen                                   |            |     | D1      |
| Normal data processing                         |            |     | logic 0 |
| Blank screen generation after memory interface |            |     | logic 1 |
| Output temporal dithering                      |            |     | D2      |
| No temporal dithering of output data stream    |            |     | logic 0 |
| Temporal dithering of output data              |            |     | logic 1 |

SAA6712E

| NAME                                                   | SUBADDRESS | R/W | DATA     |
|--------------------------------------------------------|------------|-----|----------|
| Clock distribution                                     |            |     |          |
| CLOCK MULTIPLEXING                                     |            |     |          |
| Memory clock generation                                | 26         | W   | D0       |
| Memory clock is taken from pin MCLKI                   |            |     | logic 0  |
| Memory clock is $1/2$ PLL clock                        |            |     | logic 1  |
| Panel clock generation                                 |            |     | D1       |
| Panel clock is equal system clock                      |            |     | logic 0  |
| Panel clock is generated by PLL clock and post-divider |            |     | logic 1  |
| PLL activation                                         |            |     | D2       |
| PLL disabled                                           |            |     | logic 0  |
| PLL enabled                                            |            |     | logic 1  |
| PLL post-divider precision                             |            |     | D3       |
| $^{1}\!/_{\!2}$ clock precision disabled               |            |     | logic 0  |
| $^{1}\!/_{\!2}$ clock precision enabled                |            |     | logic 1  |
| PLL pre-divider precision                              |            |     | D4       |
| $^{1}\!/_{\!2}$ clock precision disabled               |            |     | logic 0  |
| $1/_{2}$ clock precision enabled                       |            |     | logic 1  |
| PLL post-divider activation                            |            |     | D5       |
| PLL post-divider disabled                              |            |     | logic 0  |
| PLL post-divider enabled                               |            |     | logic 1  |
| PLL pre-divider activation                             |            |     | D6       |
| PLL pre-divider disabled                               |            |     | logic 0  |
| PLL pre-divider enabled                                |            |     | logic 1  |
| External memory clock multiplexer                      |            |     | D7       |
| Enable memory clock                                    |            |     | logic 0  |
| Use system clock as external memory clock              |            |     | logic 1  |
| PRE-DIVIDER P-COUNTER                                  |            |     |          |
| Pre-divider p-counter programming                      | 27         | W   | D7 to D0 |
| PRE-DIVIDER N-COUNTER                                  |            |     |          |
| Pre-divider n-counter programming                      | 28         | W   | D7 to D0 |
| PRE-DIVIDER N-OFFSET                                   |            |     |          |
| Pre-divider n-counter offset programming               | 29         | W   | D3 to D0 |
| POST-DIVIDER P-COUNTER                                 |            |     |          |
| Post-divider p-counter programming                     | 30         | W   | D7 to D0 |
| POST-DIVIDER N-COUNTER                                 |            |     |          |
| Post-divider n-counter programming                     | 31         | W   | D7 to D0 |
| POST-DIVIDER N-OFFSET                                  |            |     |          |
| Post-divider n-counter offset programming              | 32         | W   | D3 to D0 |

# XGA RGB to TFT graphics engine

SAA6712E

| Input interface   GENERAL PROGRAMMING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NAME                                                         | SUBADDRESS | R/W | DATA      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------|-----|-----------|
| Hsync polarity Hsync is active LOW, line starts at rising edge of pin VHS Hsync is active HIGH, line starts at falling edge of pin VHS Vsync polarity Vsync polarity Vsync is active HIGH, line starts at falling edge of pin VVS Vsync is active HIGH, line starts at rising edge of pin VVS Vsync is active HIGH, line starts at falling edge of pin VVS Vsync is active HIGH, line starts at falling edge of pin VVS Vsync is active HIGH, line starts at falling edge of pin VVS Vsync is active HIGH Pulse is active HIGH Gain correction pulse polarity Pulse is active HIGH ADC sample sequence ADC ois sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling enabled Vertical sample offset from Vsync Vertical sample offset from Vsync Horizontal sample offset from Hsync Vertical sample offset from Hsync Vertical sample window length Vertical sample window length 41 and 42 W D10 to D0 Horizontal sample window length 41 and 42 W D1 to D0 CLAMP PULSE START Start of clamp pulse after active edge of Hsync 44 W D7 to D0 GAIN CORRECTION PULSE START DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input interface                                              | -          | l . |           |
| Hsync is active LOW, line starts at rising edge of pin VHS Hsync is active HIGH, line starts at falling edge of pin VHS Vsync polarity Vsync is active HIGH, line starts at falling edge of pin VVS Vsync is active HIGH, line starts at falling edge of pin VVS Clamp pulse polarity Pulse is active LOW Pulse is active HIGH Gain correction pulse polarity Pulse is active HIGH Gain correction pulse polarity Pulse is active HIGH ADC sample sequence ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling enabled VERTICAL SAMPLE OFFSET Vertical sample offset from Vsync Vertical sample offset from Hsync VERTICAL SAMPLE LENGTH Vertical sample window length Horizontal sample window length 41 and 42 W D11 to D0  VERTICAL SAMPLE LENGTH Vertical sample window length 41 and 42 W D11 to D0  CLAMP PULSE START Start of clamp pulse after active edge of Hsync 43 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE START DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | GENERAL PROGRAMMING                                          |            |     |           |
| Hsync is active HIGH, line starts at falling edge of pin VHS  Vsync polarity  Vsync is active LOW, line starts at rising edge of pin VVS  Vsync is active HIGH, line starts at falling edge of pin VVS  Clamp pulse polarity  Pulse is active LOW  Pulse is active LOW  Pulse is active HIGH  Gain correction pulse polarity  Pulse is active HIGH  ADC sample sequence  ADC 0 is sampled first after Hsync (video input port A, B, C)  ADC 1 is sampled first after Hsync (video input port D, E, F)  Input interface activation  No data sampling  Data sampling enabled  VERTICAL SAMPLE OFFSET  Vertical sample offset from Vsync  Horizontal sample offset from Hsync  VERTICAL SAMPLE DEFSET  Horizontal sample window length  VERTICAL SAMPLE LENGTH  Vertical sample window length  Horizontal sample window length  Horizontal sample use after active edge of Hsync  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Hsync polarity                                               | 33         | W   | D0        |
| Vsync potarity Vsync is active LOW, line starts at rising edge of pin VVS Vsync is active HIGH, line starts at falling edge of pin VVS Clamp pulse polarity Pulse is active HIGH Gain correction pulse polarity Pulse is active LOW Pulse is active LOW Pulse is active LOW Pulse is active HIGH ADC sample sequence ADC o is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling enabled VERTICAL SAMPLE OFFSET Vertical sample offset from Vsync ADC Jample offset from Hsync Vertical sample offset from Hsync Vertical sample window length Horizontal sample window length Horizontal sample window length Horizontal sample window length  CLAMP PULSE START Start of clamp pulse after active edge of Hsync ADI OS OFF ADI OS OFF ADI OD GAIN CORRECTION PULSE START DELAY Delay of start of GAINC pulse from first edge of Hsync ADI OS OFF ADI OS OFF ADI OD GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Hsync is active LOW, line starts at rising edge of pin VHS   |            |     | logic 0   |
| Vsync is active LOW, line starts at rising edge of pin VVS  Vsync is active HIGH, line starts at falling edge of pin VVS  Clamp pulse polarity Pulse is active HIGH  Gain correction pulse polarity Pulse is active HIGH  Gain correction pulse polarity Pulse is active LOW Pulse is active HIGH  ADC sample sequence ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F)  Input interface activation No data sampling Data sampling enabled  Vertical sample offset from Vsync  Vertical sample offset from Vsync  Horizontal sample offset from Hsync  Vertical sample offset from Hsync  Vertical sample window length  Horizontal sample window length  Vertical sample offset from Hsync  Vertical sa | Hsync is active HIGH, line starts at falling edge of pin VHS |            |     | logic 1   |
| Vsync is active HIGH, line starts at falling edge of pin VVS  Clamp pulse polarity Pulse is active LOW Pulse is active HIGH Gain correction pulse polarity Pulse is active LOW Pulse is active HIGH  Sain correction pulse polarity Pulse is active HIGH  ADC sample sequence ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F)  Input interface activation No data sampling Data sampling enabled  Vertical sample offset from Vsync  Horizontal sample offset from Hsync  Vertical sample offset from Hsync  Vertical sample offset from Hsync  Vertical sample window length  Horizontal sample window length  41 and 42  W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync  43  W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  45  W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Vsync polarity                                               |            |     | D1        |
| Clamp pulse polarity Pulse is active LOW Pulse is active HIGH Gain correction pulse polarity Pulse is active HIGH Gain correction pulse polarity Pulse is active HIGH Pulse is active HIGH ADC sample sequence ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling enabled Vertical sample offset from Vsync Vertical sample offset from Vsync Vertical sample offset from Hsync Vertical sample offset from Hsync Vertical sample infest from Hsync Vertical sample window length Vertical  | Vsync is active LOW, line starts at rising edge of pin VVS   |            |     | logic 0   |
| Pulse is active LOW Pulse is active HIGH Gain correction pulse polarity Pulse is active HIGH Opic 1 D3 logic 0 Pulse is active LOW Pulse is active LOW Pulse is active HIGH ADC sample sequence ADC 0 is sample sequence ADC 1 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling Data sample offset from Vsync Vertical sample offset from Vsync Vertical sample offset from Vsync Vertical sample offset from Hsync Vertical sample window length Ver | Vsync is active HIGH, line starts at falling edge of pin VVS |            |     | logic 1   |
| Pulse is active HIGH Gain correction pulse polarity Pulse is active LOW Pulse is active LOW Pulse is active HIGH ADC sample sequence ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling enabled Vertical sample offset from Vsync Vertical sample offset from Vsync HORIZONTAL SAMPLE OFFSET Vertical sample offset from Hsync Vertical sample offset from Hsync Vertical sample window length Ve | Clamp pulse polarity                                         |            |     | D2        |
| Gain correction pulse polarity Pulse is active LOW Pulse is active HIGH ADC sample sequence ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling enabled Vertical sample offset from Vsync Horizontal sample offset from Vsync Horizontal sample offset from Hsync Vertical sample window length Vertical sample window length Horizontal sample window length  41 and 42 W D11 to D0  CLAMP PULSE START Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pulse is active LOW                                          |            |     | logic 0   |
| Pulse is active LOW Pulse is active HIGH  ADC sample sequence ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling enabled  VERTICAL SAMPLE OFFSET  Vertical sample offset from Vsync HORIZONTAL SAMPLE OFFSET  Horizontal sample offset from Hsync  VERTICAL SAMPLE LENGTH  Vertical sample window length  Vertical sample differ active edge of Hsync  41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync  43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync  44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Pulse is active HIGH                                         |            |     | logic 1   |
| Pulse is active HIGH ADC sample sequence ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling enabled VERTICAL SAMPLE OFFSET Vertical sample offset from Vsync 35 and 36 W D10 to D0 HORIZONTAL SAMPLE OFFSET Horizontal sample offset from Hsync 37 and 38 W D11 to D0 VERTICAL SAMPLE LENGTH Vertical sample window length 39 and 40 W D10 to D0 HORIZONTAL SAMPLE LENGTH Vertical sample window length 41 and 42 W D11 to D0 CLAMP PULSE START Start of clamp pulse after active edge of Hsync 43 W D7 to D0 CLAMP PULSE END End of clamp pulse after active edge of Hsync 44 W D7 to D0 GAIN CORRECTION PULSE FORD FIRST GAINC GAINC ORRECTION PULSE FORD FIRST GAINC ORRECTION PULSE FORD FIRST GAINC GAINC GAINC ORRECTION PULSE FORD FIRST GAINC GAINC GAINC ORRECTION PULSE FORD FIRST GAINC GAIN | Gain correction pulse polarity                               |            |     | D3        |
| ADC sample sequence ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F) Input interface activation No data sampling Data sampling enabled VERTICAL SAMPLE OFFSET Vertical sample offset from Vsync HORIZONTAL SAMPLE OFFSET  Wertical sample offset from Hsync  VERTICAL SAMPLE LENGTH Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample window length  Vertical sample windo | Pulse is active LOW                                          |            |     | logic 0   |
| ADC 0 is sampled first after Hsync (video input port A, B, C) ADC 1 is sampled first after Hsync (video input port D, E, F)  Input interface activation No data sampling Data sampling enabled  VERTICAL SAMPLE OFFSET  Vertical sample offset from Vsync  HORIZONTAL SAMPLE OFFSET  Horizontal sample offset from Hsync  VERTICAL SAMPLE LENGTH  Vertical sample window length  HORIZONTAL SAMPLE LENGTH  W D10 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync  43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync  44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1 000 10 000 10 000 10                                       |            |     |           |
| ADC 1 is sampled first after Hsync (video input port D, E, F)  Input interface activation No data sampling Data sampling enabled  VERTICAL SAMPLE OFFSET  Vertical sample offset from Vsync  HORIZONTAL SAMPLE OFFSET  Horizontal sample offset from Hsync  VERTICAL SAMPLE LENGTH  Vertical sample window length  Vertical sample window length  Horizontal sample window length  41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync  A3 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync  A4 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ·                                                            |            |     |           |
| Input interface activation No data sampling Data sampling enabled  VERTICAL SAMPLE OFFSET  Vertical sample offset from Vsync  HORIZONTAL SAMPLE OFFSET  Horizontal sample offset from Hsync  Vertical sample offset from Hsync  Vertical sample window length  Vertical sample window length  HORIZONTAL SAMPLE LENGTH  Vertical sample window length  HORIZONTAL SAMPLE LENGTH  Vertical sample window length  HORIZONTAL SAMPLE LENGTH  Horizontal sample window length  41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync  A3 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync  44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                              |            |     |           |
| No data sampling Data sampling enabled  VERTICAL SAMPLE OFFSET  Vertical sample offset from Vsync  HORIZONTAL SAMPLE OFFSET  Horizontal sample offset from Hsync  Vertical sample offset from Hsync  37 and 38 W D11 to D0  VERTICAL SAMPLE LENGTH  Vertical sample window length  40 D10 to D0  HORIZONTAL SAMPLE LENGTH  Horizontal sample window length  Horizontal sample window length  41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync  A3 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync  44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                              |            |     |           |
| Data sampling enabled  VERTICAL SAMPLE OFFSET  Vertical sample offset from Vsync  HORIZONTAL SAMPLE OFFSET  Horizontal sample offset from Hsync  VERTICAL SAMPLE LENGTH  Vertical sample window length  Vertical sample window length  HORIZONTAL SAMPLE LENGTH  Vertical sample window length  HORIZONTAL SAMPLE LENGTH  Horizontal sample window length  41 and 42 W D10 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync  A3 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync  44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                              |            |     |           |
| Vertical sample offset from Vsync 35 and 36 W D10 to D0  HORIZONTAL SAMPLE OFFSET  Horizontal sample offset from Hsync 37 and 38 W D11 to D0  VERTICAL SAMPLE LENGTH  Vertical sample window length 39 and 40 W D10 to D0  HORIZONTAL SAMPLE LENGTH  Horizontal sample window length 41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              |            |     |           |
| Vertical sample offset from Vsync 35 and 36 W D10 to D0  HORIZONTAL SAMPLE OFFSET  Horizontal sample offset from Hsync 37 and 38 W D11 to D0  VERTICAL SAMPLE LENGTH  Vertical sample window length 39 and 40 W D10 to D0  HORIZONTAL SAMPLE LENGTH  Horizontal sample window length 41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Data sampling enabled                                        |            |     | logic 1   |
| HORIZONTAL SAMPLE OFFSET  Horizontal sample offset from Hsync  Vertical Sample LENGTH  Vertical sample window length  HORIZONTAL SAMPLE LENGTH  Horizontal sample window length  Horizontal sample window length  Horizontal sample window length  41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync  CLAMP PULSE END  End of clamp pulse after active edge of Hsync  44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | VERTICAL SAMPLE OFFSET                                       |            |     |           |
| Horizontal sample offset from Hsync 37 and 38 W D11 to D0  VERTICAL SAMPLE LENGTH  Vertical sample window length 39 and 40 W D10 to D0  HORIZONTAL SAMPLE LENGTH  Horizontal sample window length 41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Vertical sample offset from Vsync                            | 35 and 36  | W   | D10 to D0 |
| VERTICAL SAMPLE LENGTH  Vertical sample window length 39 and 40 W D10 to D0  HORIZONTAL SAMPLE LENGTH  Horizontal sample window length 41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | HORIZONTAL SAMPLE OFFSET                                     |            |     |           |
| Vertical sample window length 39 and 40 W D10 to D0  HORIZONTAL SAMPLE LENGTH  Horizontal sample window length 41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Horizontal sample offset from Hsync                          | 37 and 38  | W   | D11 to D0 |
| HORIZONTAL SAMPLE LENGTH  Horizontal sample window length 41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | VERTICAL SAMPLE LENGTH                                       |            |     |           |
| Horizontal sample window length 41 and 42 W D11 to D0  CLAMP PULSE START  Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Vertical sample window length                                | 39 and 40  | W   | D10 to D0 |
| CLAMP PULSE START  Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | HORIZONTAL SAMPLE LENGTH                                     |            |     |           |
| Start of clamp pulse after active edge of Hsync 43 W D7 to D0  CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Horizontal sample window length                              | 41 and 42  | W   | D11 to D0 |
| CLAMP PULSE END  End of clamp pulse after active edge of Hsync 44 W D7 to D0  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CLAMP PULSE START                                            |            |     |           |
| End of clamp pulse after active edge of Hsync  GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Start of clamp pulse after active edge of Hsync              | 43         | W   | D7 to D0  |
| GAIN CORRECTION PULSE START DELAY  Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | CLAMP PULSE END                                              |            |     |           |
| Delay of start of GAINC pulse from first edge of Hsync 45 W D7 to D0  GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | End of clamp pulse after active edge of Hsync                | 44         | W   | D7 to D0  |
| GAIN CORRECTION PULSE END DELAY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | GAIN CORRECTION PULSE START DELAY                            |            |     |           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Delay of start of GAINC pulse from first edge of Hsync       | 45         | W   | D7 to D0  |
| Delay of end of pulse GAINC from second edge of Hsync 46 W D7 to D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | GAIN CORRECTION PULSE END DELAY                              |            |     |           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Delay of end of pulse GAINC from second edge of Hsync        | 46         | W   | D7 to D0  |

# XGA RGB to TFT graphics engine

SAA6712E

| NAME                                                                 | SUBADDRESS | R/W | DATA              |
|----------------------------------------------------------------------|------------|-----|-------------------|
| Colour correction                                                    | •          |     |                   |
| PROGRAMMING SELECTOR, ACTIVATION                                     |            |     |                   |
| Colour correction activation                                         | 47         | W   | D0                |
| Straight colour processing                                           |            |     | logic 0           |
| Colour substitution enabled                                          |            |     | logic 1           |
| Blue component programming                                           |            |     | D1                |
| Red component correction colour writing disabled                     |            |     | logic 0           |
| Red component correction colour writing enabled                      |            |     | logic 1           |
| Green component programming                                          |            |     | D2                |
| Red component correction colour writing disabled                     |            |     | logic 0           |
| Red component correction colour writing enabled                      |            |     | logic 1           |
| Red component programming                                            |            |     | D3                |
| Red component correction colour writing disabled                     |            |     | logic 0           |
| Red component correction colour writing enabled                      |            |     | logic 1           |
| COLOUR INDEX FOR LOOK-UP TABLE WRITING                               |            |     |                   |
| Colour component look-up table index                                 | 48         | W   | D7 to D0          |
| COLOUR VALUE FOR LOOK-UP TABLE WRITING                               |            |     |                   |
| Colour component substitution value                                  | 49         | W   | D7 to D0          |
| Memory controller unit                                               |            |     |                   |
| GENERAL CONFIGURATION                                                |            |     |                   |
| External memory data bus width                                       | 50         | W   | D3 and D2         |
| 32 bits (two 16-bit channels)                                        |            |     | D3 = 0 and D2 = 0 |
| 48 bits (three 16-bit channels)                                      |            |     | D3 = 0 and D2 = 1 |
| 64 bits (four 16-bit channels)                                       |            |     | D3 = 1 and D2 = 0 |
| do not use                                                           |            |     | D3 = 1 and D2 = 1 |
| ACCESS BURST LENGTH                                                  |            |     |                   |
| Number of bursts per read/write access to SDRAM                      | 51         | W   | D3 to D0          |
| SDRAM BURST LENGTH                                                   |            |     |                   |
| SDRAM burst length                                                   | 52         | W   | D3 to D0          |
| SDRAM initialization code for burst length                           |            |     | D6 to D4          |
| SDRAM TIMING PARAMETER 1; SEE TABLE 10                               |            |     |                   |
| Active to read or write delay (t <sub>RCD</sub> ) in clocks          | 53         | W   | D3 to D0          |
| CAS latency (CL) in clocks                                           |            |     | D6 to D4          |
| SDRAM TIMING PARAMETER 2; SEE TABLE 10                               |            |     |                   |
| Precharge command period (t <sub>RP</sub> ) in clocks                | 54         | W   | D3 to D0          |
| Active bank A to active band B command (t <sub>RRD</sub> ) in clocks |            |     | D7 to D4          |

# XGA RGB to TFT graphics engine

SAA6712E

| NAME                                                             | SUBADDRESS | R/W | DATA      |  |  |
|------------------------------------------------------------------|------------|-----|-----------|--|--|
| SDRAM TIMING PARAMETER 3; SEE TABLE 10                           |            |     |           |  |  |
| Auto refresh, active command period (t <sub>RC</sub> ) in clocks | 55         | W   | D3 to D0  |  |  |
| Write recovery time (t <sub>WR</sub> ) in clocks                 |            |     | D7 to D4  |  |  |
| FIELD START ADDRESS (ROW)                                        |            |     |           |  |  |
| Start address of field in external SDRAM memory (row)            | 56 and 57  | W   | D10 to D0 |  |  |
| FIELD START ADDRESS (COLUMN)                                     |            |     |           |  |  |
| Start address of field in external SDRAM memory (column)         | 58         | W   | D7 to D0  |  |  |
| OUTPUT FRAME LENGTH                                              |            |     |           |  |  |
| Vertical length of output frame after de-interlacing unit        | 68 and 69  | W   | D10 to D0 |  |  |
| OUTPUT LINE LENGTH                                               |            |     |           |  |  |
| Horizontal length of output frame after de-interlacing unit      | 70 and 71  | W   | D11 to D0 |  |  |
| BLANK COLOUR RED COMPONENT DEFINITION                            |            |     |           |  |  |
| Red colour component for blank screen generation                 | 72         | W   | D7 to D0  |  |  |
| BLANK COLOUR GREEN COMPONENT DEFINITION                          |            |     |           |  |  |
| Green colour component for blank screen generation               | 73         | W   | D7 to D0  |  |  |
| BLANK COLOUR BLUE COMPONENT DEFINITION                           |            |     |           |  |  |
| Blue colour component for blank screen generation                | 74         | W   | D7 to D0  |  |  |

# XGA RGB to TFT graphics engine

SAA6712E

| NAME                                                      | SUBADDRESS | R/W | DATA      |
|-----------------------------------------------------------|------------|-----|-----------|
| Scaler                                                    | -          | !   |           |
| SCALER CONFIGURATION                                      |            |     |           |
| Horizontal downscaler activation                          | 75         | W   | D0        |
| Horizontal downscaler disabled                            |            |     | logic 0   |
| Horizontal downscaler enabled                             |            |     | logic 1   |
| Vertical downscaler activation                            |            |     | D1        |
| Vertical downscaler disabled                              |            |     | logic 0   |
| Vertical downscaler enabled                               |            |     | logic 1   |
| Horizontal upscaler activation                            |            |     | D2        |
| Horizontal upscaler disabled                              |            |     | logic 0   |
| Horizontal upscaler enabled                               |            |     | logic 1   |
| Vertical upscaler activation                              |            |     | D3        |
| Vertical upscaler disabled                                |            |     | logic 0   |
| Vertical upscaler enabled                                 |            |     | logic 1   |
| Horizontal upscaling transition function programming      |            |     | D4        |
| Horizontal upscaling transition function writing disabled |            |     | logic 0   |
| Horizontal upscaling transition function writing enabled  |            |     | logic 1   |
| Vertical upscaling transition function programming        |            |     | D5        |
| Vertical upscaling transition function writing disabled   |            |     | logic 0   |
| Vertical upscaling transition function writing enabled    |            |     | logic 1   |
| Line memory usage                                         |            |     | D6        |
| Line memory used by upscaling unit                        |            |     | logic 0   |
| Line memory used by downscaling unit                      |            |     | logic 1   |
| VERTICAL UPSCALE INCREMENT                                |            |     |           |
| Increment for vertical upscaling                          | 76 and 77  | W   | D11 to D0 |
| VERTICAL UPSCALE CORRECTION                               |            |     |           |
| Fraction of vertical upscaling increment (1/100)          | 78         | W   | D6 to D0  |
| HORIZONTAL UPSCALE INCREMENT                              |            |     |           |
| Increment for horizontal upscaling                        | 79 and 80  | W   | D11 to D0 |
| HORIZONTAL UPSCALE CORRECTION                             |            |     |           |
| Fraction of horizontal upscaling increment (1/100)        | 81         | W   | D6 to D0  |
| VERTICAL DOWNSCALE INCREMENT                              |            |     |           |
| Increment for vertical downscaling                        | 82         | W   | D5 to D0  |
| VERTICAL DOWNSCALE CORRECTION                             |            |     |           |
| Fraction of vertical downscaling increment ( $1/100$ )    | 83         | W   | D6 to D0  |
| HORIZONTAL DOWNSCALE INCREMENT                            |            |     |           |
| Increment for horizontal downscaling                      | 84         | W   | D5 to D0  |

# XGA RGB to TFT graphics engine

SAA6712E

| NAME                                                    | SUBADDRESS | R/W | DATA      |  |
|---------------------------------------------------------|------------|-----|-----------|--|
| HORIZONTAL DOWNSCALE CORRECTION                         |            |     |           |  |
| Fraction of horizontal downscaling increment (1/100)    | 85         | W   | D6 to D0  |  |
| INDEX FOR COEFFICIENT TABLE WRITING                     |            |     |           |  |
| Transition function look-up table index                 | 86         | W   | D5 to D0  |  |
| COEFFICIENT VALUE FOR LOOK-UP TABLE WRITING             |            |     |           |  |
| Values of transition function                           | 87         | W   | D6 to D0  |  |
| Panning unit                                            |            |     |           |  |
| VERTICAL PICTURE OFFSET                                 |            |     |           |  |
| Vertical input picture offset inside the output frame   | 88 and 89  | W   | D10 to D0 |  |
| HORIZONTAL PICTURE OFFSET                               |            |     |           |  |
| Horizontal input picture offset inside the output frame | 90 and 91  | W   | D11 to D0 |  |
| VERTICAL OUTPUT FRAME LENGTH                            |            |     |           |  |
| Vertical output frame length                            | 92 and 93  | W   | D10 to D0 |  |
| HORIZONTAL OUTPUT FRAME LENGTH                          |            |     |           |  |
| Horizontal output frame length                          | 94 and 95  | W   | D11 to D0 |  |
| BORDER COLOUR RED COMPONENT DEFINITION                  |            |     |           |  |
| Red colour component for border generation              | 96         | W   | D7 to D0  |  |
| BORDER COLOUR GREEN COMPONENT DEFINITION                |            |     |           |  |
| Green colour component for border generation            | 97         | W   | D7 to D0  |  |
| BORDER COLOUR BLUE COMPONENT DEFINITION                 |            |     |           |  |
| Blue colour component for border generation             | 98         | W   | D7 to D0  |  |

# XGA RGB to TFT graphics engine

SAA6712E

| NAME                                                             | SUBADDRESS  | R/W | DATA      |
|------------------------------------------------------------------|-------------|-----|-----------|
| OSD overlay port                                                 |             |     | 1         |
| GENERAL CONFIGURATION                                            |             |     |           |
| OSD overlay port activation                                      | 99          | W   | D0        |
| Overlay information will not be inserted into data stream        |             |     | logic 0   |
| Overlay information will be inserted into data stream            |             |     | logic 1   |
| Sync pulse generation                                            |             |     | D1        |
| No sync pulses will be generated                                 |             |     | logic 0   |
| Sync pulses will be generated                                    |             |     | logic 1   |
| Clock edge for sampling                                          |             |     | D2        |
| Data sampling at falling edge of clock at pin OVCLK              |             |     | logic 0   |
| Data sampling at rising edge of clock at pin OVCLK               |             |     | logic 1   |
| Clock gating                                                     |             |     | D3        |
| OVCLK always enabled                                             |             |     | logic 0   |
| OVCLK enabled only during internal active video processing       |             |     | logic 1   |
| Horizontal sync polarity                                         |             |     | D4        |
| Active LOW horizontal sync pulse at pin OVHS                     |             |     | logic 0   |
| Active HIGH horizontal sync pulse at pin OVHS                    |             |     | logic 1   |
| Vertical sync polarity                                           |             |     | D5        |
| Active LOW vertical sync pulse at pin OVVS                       |             |     | logic 0   |
| Active HIGH vertical sync pulse at pin OVVS                      |             |     | logic 1   |
| Overlay port active pixel qualifier polarity                     |             |     | D6        |
| Active LOW qualifier signal at pin OVACT                         |             |     | logic 0   |
| Active HIGH qualifier signal at pin OVACT                        |             |     | logic 1   |
| Overlay port clock polarity                                      |             |     | D7        |
| Sync pulse change with respect to falling edge at pin OVCLK      |             |     | logic 0   |
| Sync pulse change with respect to rising edge at pin OVCLK       |             |     | logic 1   |
| OVERLAY HORIZONTAL SYNC START                                    |             |     |           |
| Start of horizontal sync pulse with respect to left frame border | 100 and 101 | W   | D10 to D0 |
| OVERLAY HORIZONTAL SYNC LENGTH                                   |             |     |           |
| Length of horizontal sync pulse                                  | 102 and 103 | W   | D10 to D0 |
| OVERLAY HORIZONTAL SYNC LATENCY                                  |             |     |           |
| Delay between start of horizontal sync and valid overlay data    | 104         | W   | D7 to D0  |
| OVERLAY WINDOW HORIZONTAL LENGTH                                 |             |     |           |
| Horizontal length of overlay region                              | 105 and 106 | W   | D10 to D0 |
| OVERLAY WINDOW VERTICAL OFFSET                                   |             |     |           |
| Vertical offset of overlay region                                | 107 and 108 | W   | D10 to D0 |
| OVERLAY WINDOW VERTICAL LENGTH                                   |             |     |           |
| Vertical length of overlay region                                | 109 and 110 | W   | D10 to D0 |

# XGA RGB to TFT graphics engine

SAA6712E

| NAME                                                           | SUBADDRESS                    | R/W | DATA      |
|----------------------------------------------------------------|-------------------------------|-----|-----------|
| OVERLAY VERTICAL SYNC START                                    |                               |     |           |
| Start of vertical sync pulse with respect to top frame border  | 111 and 112                   | W   | D10 to D0 |
| COLOUR 0 TO 7 RED COMPONENT DEFINITION                         | -                             | !   |           |
| Red colour component for overlay colour 0 to 7                 | 113, 116, 119,                | W   | D7 to D0  |
|                                                                | 122, 125, 128,                |     |           |
|                                                                | 131 and 134                   |     |           |
| COLOUR 0 TO 7 GREEN COMPONENT DEFINITION                       |                               |     | T         |
| Green colour component for overlay colour 0 to 7               | 114, 117, 120,                | W   | D7 to D0  |
|                                                                | 123, 126, 129,<br>132 and 135 |     |           |
| COLOUR 0 TO 7 BLUE COMPONENT DEFINITION                        | 102 0.10 100                  |     |           |
| Blue colour component for overlay colour 0 to 7                | 115, 118, 121,                | W   | D7 to D0  |
| ,                                                              | 124, 127, 130,                |     |           |
|                                                                | 133 and 136                   |     |           |
| On screen display                                              |                               |     |           |
| GENERAL CONFIGURATION                                          |                               |     |           |
| OSD activation                                                 | 137                           | W   | D0        |
| OSD is not visible                                             |                               |     | logic 0   |
| OSD is visible                                                 |                               |     | logic 1   |
| OSD character size                                             |                               |     | D1        |
| 12 × 16 character matrix                                       |                               |     | logic 0   |
| 24 × 24 character matrix                                       |                               |     | logic 1   |
| OSD zoom                                                       |                               |     | D2        |
| No zooming of OSD window                                       |                               |     | logic 0   |
| Zoom by 2 of OSD window                                        |                               |     | logic 1   |
| OSD WINDOW VERTICAL OFFSET                                     |                               |     |           |
| Vertical offset of OSD window from left frame border in pixel  | 138 and 139                   | W   | D10 to D0 |
| OSD WINDOW HORIZONTAL OFFSET                                   |                               |     |           |
| Horizontal offset of OSD window from top frame border in pixel | 140 and 141                   | W   | D11 to D0 |
| OSD WINDOW VERTICAL SIZE                                       |                               |     |           |
| Vertical size of OSD window in characters                      | 142                           | W   | D5 to D0  |
| OSD WINDOW HORIZONTAL SIZE                                     |                               |     |           |
| Horizontal size of OSD window in characters                    | 143                           | W   | D5 to D0  |
| FOREGROUND COLOUR 0 TO 7 RED COMPONENT DEFINITION              |                               |     |           |
| Red colour component for foreground colour 0 to 7              | 144, 147, 150,                | W   | D7 to D0  |
|                                                                | 153, 156, 159,                |     |           |
|                                                                | 162 and 165                   |     |           |

SAA6712E

| NAME                                                                                                           | SUBADDRESS                                      | R/W | DATA                           |
|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----|--------------------------------|
| FOREGROUND COLOUR 0 TO 7 GREEN COMPONENT DEFINITION                                                            | •                                               |     |                                |
| Green colour component for foreground colour 0 to 7                                                            | 145, 148, 151,<br>154, 157, 160,<br>163 and 166 | W   | D7 to D0                       |
| FOREGROUND COLOUR 0 TO 7 BLUE COMPONENT DEFINITION                                                             | •                                               | •   |                                |
| Blue colour component for foreground colour 0 to 7                                                             | 146, 149, 152,<br>155, 158, 161,<br>164 and 167 | W   | D7 to D0                       |
| BACKGROUND COLOUR 0 TO 7 RED COMPONENT DEFINITION                                                              | •                                               | •   |                                |
| Red colour component for background colour 0 to 7                                                              | 168, 171, 174,<br>177, 180, 183,<br>186 and 189 | W   | D7 to D0                       |
| BACKGROUND COLOUR 0 TO 7 GREEN COMPONENT DEFINITION                                                            |                                                 |     |                                |
| Green colour component for background colour 0 to 7                                                            | 169, 172, 175,<br>178, 181, 184,<br>187 and 190 | W   | D7 to D0                       |
| BACKGROUND COLOUR 0 TO 7 BLUE COMPONENT DEFINITION                                                             |                                                 |     |                                |
| Blue colour component for background colour 0 to 7                                                             | 170, 173, 176,<br>179, 182, 185,<br>188 and 191 | W   | D7 to D0                       |
| FOREGROUND TRANSPARENT COLOUR DEFINITION                                                                       | '                                               | !   |                                |
| Foreground colour transparency Foreground colour is not transparent                                            | 192                                             | W   | D7 to D0<br>logic 0            |
| Foreground colour is transparent                                                                               |                                                 |     | logic 1                        |
| FOREGROUND ALPHA BLENDING COLOUR DEFINITION                                                                    | 100                                             | 144 | D7 / D0                        |
| Foreground colour alpha blending Foreground colour is not alpha blendable Foreground colour is alpha blendable | 193                                             | W   | D7 to D0<br>logic 0<br>logic 1 |
| BACKGROUND TRANSPARENT COLOUR DEFINITION                                                                       | •                                               |     |                                |
| Background colour transparency  Background colour is not transparent  Background colour is transparent         | 194                                             | W   | D7 to D0<br>logic 0<br>logic 1 |
| BACKGROUND ALPHA BLENDING COLOUR DEFINITION                                                                    | 1                                               |     | 1                              |
| Background colour alpha blending Background colour is not alpha blendable Background colour is alpha blendable | 195                                             | W   | D7 to D0<br>logic 0<br>logic 1 |

SAA6712E

| NAME                                                 | SUBADDRESS | R/W | DATA              |
|------------------------------------------------------|------------|-----|-------------------|
| On screen display window                             |            |     |                   |
| Cursor position 1                                    |            |     |                   |
| Cursor row                                           | 196        | W   | D5 to D0          |
| Cursor position 2                                    | <u>'</u>   |     |                   |
| Cursor column                                        | 197        | W   | D5 to D0          |
| CHARACTER APPEARANCE                                 |            | l   |                   |
| Foreground colour code                               | 198        | W   | D2 to D0          |
| Background colour code                               |            |     | D5 to D3          |
| Character appearance                                 |            |     | D7 and D6         |
| Picture information will be overwritten by OSD data  |            |     | D7 = 0 and D6 = 0 |
| Transparency of OSD transparent colours              |            |     | D7 = 0 and D6 = 1 |
| 1 : 1 alpha blending of OSD alpha colours            |            |     | D7 = 1 and D6 = 0 |
| 1 : 2 alpha blending of OSD alpha colours            |            |     | D7 = 1 and D6 = 1 |
| CHARACTER CODE                                       | ·          |     |                   |
| Code of character to be placed at cursor position    | 199        | W   | D6 to D0          |
| On screen display character matrix                   |            | •   |                   |
| CHARACTER CODE                                       |            |     |                   |
| Code of character to be defined                      | 200        | W   | D6 to D0          |
| CHARACTER PATTERN                                    | ·          |     |                   |
| Character definition pattern                         | 201        | W   | D7 to D0          |
| TFT display interface                                | •          |     |                   |
| GENERAL CONFIGURATION 1                              |            |     |                   |
| Output width                                         | 202        | W   | D0                |
| Double pixel output (48 bits)                        |            |     | logic 0           |
| Single pixel output (24 bits)                        |            |     | logic 1           |
| Output clock polarity                                |            |     | D1                |
| Data output with respect to falling edge of pin PCLK |            |     | logic 0           |
| Data output with respect to rising edge of pin PCLK  |            |     | logic 1           |
| Data qualifier polarity                              |            |     | D2                |
| Active LOW pin PDE                                   |            |     | logic 0           |
| Active HIGH pin PDE                                  |            |     | logic 1           |
| Horizontal sync polarity                             |            |     | D3                |
| Active LOW horizontal sync at pin PHS                |            |     | logic 0           |
| Active HIGH horizontal sync at pin PHS               |            |     | logic 1           |
| Vertical sync polarity                               |            |     | D4                |
| Active LOW vertical sync at pin PVS                  |            |     | logic 0           |
| Active HIGH vertical sync at pin PVS                 |            |     | logic 1           |

SAA6712E

| NAME                                                           | SUBADDRESS  | R/W | DATA      |
|----------------------------------------------------------------|-------------|-----|-----------|
| GENERAL CONFIGURATION 2                                        |             |     |           |
| Line length controlling in active video region                 | 203         | W   | D0        |
| Line length controlling disabled                               |             |     | logic 0   |
| Line length controlling enabled                                |             |     | logic 1   |
| Line length controlling in border region                       |             |     | D1        |
| Line length controlling disabled                               |             |     | logic 0   |
| Line length controlling enabled                                |             |     | logic 1   |
| Line length controlling in top blanking region                 |             |     | D2        |
| Line length controlling disabled                               |             |     | logic 0   |
| Line length controlling enabled                                |             |     | logic 1   |
| Output interface mode                                          |             |     | D3        |
| Free running output interface timing (external SDRAM required) |             |     | logic 0   |
| Synchronous output interface timing (without external SDRAM)   |             |     | logic 1   |
| Blanking mode                                                  |             |     | D4        |
| Normal operating mode                                          |             |     | logic 0   |
| All data outputs are at LOW level (black colour)               |             |     | logic 1   |
| Output interface enabling                                      |             |     | D5        |
| Output interface disabled, no data processing                  |             |     | logic 0   |
| Output interface enabled, normal data processing               |             |     | logic 1   |
| Data qualifier generation mode                                 |             |     | D6        |
| Disable pulse generation at pin PDE during vertical syncs      |             |     | logic 0   |
| Enable pulse generation at pin PDE during vertical syncs       |             |     | logic 1   |
| Line synchronization                                           |             |     | D7        |
| Normal mode                                                    |             |     | logic 0   |
| Do not use                                                     |             |     | logic 1   |
| HORIZONTAL LINE LENGTH IN BLANKING REGION                      |             |     |           |
| Horizontal line length in blanking region                      | 204 and 205 | W   | D10 to D0 |
| HORIZONTAL LINE LENGTH IN BORDER REGION                        |             |     |           |
| Horizontal line length in border region                        | 206 and 207 | W   | D10 to D0 |
| HORIZONTAL LINE LENGTH IN ACTIVE VIDEO REGION                  |             |     |           |
| Horizontal line length in active video region                  | 208 and 209 | W   | D10 to D0 |
| VERTICAL FRAME END                                             |             |     |           |
| Vertical frame length                                          | 210 and 211 | W   | D10 to D0 |
| VERTICAL BORDER REGION START                                   |             |     | •         |
| Vertical start of border region                                | 212 and 213 | W   | D10 to D0 |
| VERTICAL ACTIVE VIDEO REGION START                             |             |     |           |
| Vertical start of active video region                          | 214 and 215 | W   | D10 to D0 |
| HORIZONTAL DELAY OF START OF VERTICAL SYNC                     |             |     |           |
| Horizontal start delay of vertical sync pulse at pin PVS       | 216 and 217 | W   | D10 to D0 |

**SAA6712E** 

| NAME                                                            | SUBADDRESS  | R/W | DATA      |  |
|-----------------------------------------------------------------|-------------|-----|-----------|--|
| HORIZONTAL DELAY OF END OF VERTICAL SYNC                        |             | •   |           |  |
| Horizontal end delay of vertical sync pulse at pin PVS          | 218 and 219 | W   | D10 to D0 |  |
| HORIZONTAL SYNC PULSE START                                     |             |     |           |  |
| Start of horizontal sync pulse at pin PHS                       | 220 and 221 | W   | D10 to D0 |  |
| HORIZONTAL SYNC PULSE END                                       |             |     |           |  |
| End of horizontal sync pulse at pin PHS                         | 222 and 223 | W   | D10 to D0 |  |
| DATA QUALIFIER START                                            |             |     |           |  |
| Start of border region and horizontal data qualifier at pin PDE | 224 and 225 | W   | D10 to D0 |  |
| DATA QUALIFIER END                                              |             |     |           |  |
| End of border region and horizontal data qualifier at pin PDE   | 226 and 227 | W   | D10 to D0 |  |
| HORIZONTAL ACTIVE REGION START                                  |             |     |           |  |
| Start of horizontal active video region                         | 228 and 229 | W   | D10 to D0 |  |
| VERTICAL SYNC PULSE END                                         |             |     |           |  |
| Vertical sync pulse end at pin PVS                              | 230 and 231 | W   | D10 to D0 |  |
| MAXIMUM HORIZONTAL LINE LENGTH                                  |             |     |           |  |
| Maximum reachable line length for length controlling            | 232 and 233 | W   | D10 to D0 |  |

### 8.2 Clock management

### 8.2.1 CLOCK GENERATION AND MULTIPLEXING

For normal operation the SAA6712E uses two clock inputs; pin VCLK and pin CLK. VCLK is used as the sample clock provided by the external ADCs or decoder. The frequency and the sample edges of this clock depend on the number of ADCs connected, or on the video dot clock:

- 1 ADC mode: maximum VCLK frequency is 150 MHz
- 2 ADC mode: maximum VCLK frequency is 75 MHz.

The clock from pin CLK is used as an internal reference, and it is the source clock for the internal PLL. The memory clock MCLKO and panel clock PCLK are derived from the PLL (see Fig.8):

$$MCLKO = \frac{CLK}{N} \times 16$$

$$PCLK = \frac{CLK}{N} \times \frac{32}{M}$$

Where N = pre-divider ratio, M = post-divider ratio and

$$5 \text{ MHz} \le \frac{\text{CLK}}{\text{N}} \le 8 \text{ MHz}$$

It is possible to drive the memory clock output directly without the internal PLL via pin MCLKI. To achieve this the programming flag pll\_mclk must be set to logic 0. The same is possible for the panel output clock. Therefore the system clock CLK is used directly. The system clock is controlled by pll\_pclk which must be set to logic 0.

## XGA RGB to TFT graphics engine

**SAA6712E** 



#### 8.2.2 CLOCK DIVIDER

The pre- and post-dividers are implemented in such a way, that they support dividing ratios of 0.5 steps in an interval from 1.5 to 10.5. All further dividing ratios are in steps of 1.0; see Fig.9 and Table 7.

Programming of the clock dividers must be done using the registers 26 to 32. It is necessary that the clock dividers must be disabled before programming and be enabled afterwards. This can be done with pre\_div\_enable and post\_div\_enable.



Table 7 Clock divider programming

| RATIO | P-COUNTER<br>(HEX) | N-COUNTER<br>(HEX) | N-OFFSET<br>COUNTER (HEX) | HALF CLK |
|-------|--------------------|--------------------|---------------------------|----------|
| 1.5   | 10                 | 10                 | 1                         | 1        |
| 2.0   | 00                 | 00                 | 0                         | 0        |
| 2.5   | 30                 | 30                 | 2                         | 1        |
| 3.0   | 10                 | 10                 | 0                         | 1        |
| 3.5   | 41                 | 41                 | 3                         | 1        |

SAA6712E

| RATIO | P-COUNTER<br>(HEX) | N-COUNTER<br>(HEX) | N-OFFSET<br>COUNTER (HEX) | HALF CLK |
|-------|--------------------|--------------------|---------------------------|----------|
| 4.0   | 11                 | 00                 | 0                         | 0        |
| 4.5   | 61                 | 61                 | 4                         | 1        |
| 5.0   | 21                 | 21                 | 0                         | 1        |
| 5.5   | 72                 | 72                 | 5                         | 1        |
| 6.0   | 22                 | 00                 | 0                         | 0        |
| 6.5   | 92                 | 92                 | 6                         | 1        |
| 7.0   | 32                 | 32                 | 0                         | 1        |
| 7.5   | A3                 | A3                 | 7                         | 1        |
| 8.0   | 33                 | 00                 | 0                         | 0        |
| 8.5   | C3                 | C3                 | 8                         | 1        |
| 9.0   | 43                 | 43                 | 0                         | 1        |
| 9.5   | D4                 | D4                 | 9                         | 1        |
| 10.0  | 44                 | 00                 | 0                         | 0        |
| 10.5  | F4                 | F4                 | A                         | 1        |
| 11.0  | 54                 | 54                 | 0                         | 1        |
| 12.0  | 55                 | 00                 | 0                         | 0        |
| 13.0  | 65                 | 65                 | 0                         | 1        |
| 14.0  | 66                 | 00                 | 0                         | 0        |
| 15.0  | 76                 | 76                 | 0                         | 1        |
| 16.0  | 77                 | 00                 | 0                         | 0        |
| 17.0  | 87                 | 87                 | 0                         | 1        |
| 18.0  | 88                 | 00                 | 0                         | 0        |
| 19.0  | 98                 | 98                 | 0                         | 1        |
| 20.0  | 99                 | 00                 | 0                         | 0        |
| 21.0  | A9                 | A9                 | 0                         | 1        |
| 22.0  | AA                 | 00                 | 0                         | 0        |
| 23.0  | BA                 | BA                 | 0                         | 1        |
| 24.0  | BB                 | 00                 | 0                         | 0        |
| 25.0  | СВ                 | СВ                 | 0                         | 1        |
| 26.0  | CC                 | 00                 | 0                         | 0        |
| 27.0  | DC                 | DC                 | 0                         | 1        |
| 28.0  | DD                 | 00                 | 0                         | 0        |
| 29.0  | ED                 | ED                 | 0                         | 1        |
| 30.0  | EE                 | 00                 | 0                         | 0        |
| 31.0  | FE                 | FE                 | 0                         | 1        |
| 32.0  | FF                 | 00                 | 0                         | 0        |

## XGA RGB to TFT graphics engine

**SAA6712E** 

#### 8.3 RGB input interface

#### 8.3.1 RGB DATA SAMPLING

Sampling is done on the rising edge or on both edges of VCLK depending on the number of ADCs.

The sample window is defined by v\_offset, h\_offset, v\_length, and h\_length.

The offset counters start counting from the second edge of their reference signals, i.e. VVS for vertical offset and VHS for horizontal offset. Figure 10 shows the horizontal offset. The polarities of the sync signals are given with vs\_pol and hs\_pol. The vertical sample offset is given in lines and the horizontal offset is measured in pixels. The width of the sample window is defined by the length counters. The vertical width is measured in lines and the horizontal width in pixels, but only even pixel numbers are allowed.

The sample clock for the ADCs is always VCLK, but in dual ADC mode this clock is half the pixel clock. Because of that, in dual ADC mode, both clock edges are used to sample data by the ADCs.

Table 8 Clock relationships

| NUMBER OF<br>ADCs | VCLK        | VCLK<br>SAMPLE EDGE |
|-------------------|-------------|---------------------|
| 1                 | dot clock   | positive            |
| 2                 | ½ dot clock | both                |

In single ADC mode, with each VCLK clock, a pixel must be sampled from port A. In dual ADC mode, at each VCLK clock edge, a pixel must be sampled alternating from port A or B. The flag adc\_sample\_seq selects from which port data sampling starts after the active edge of the horizontal synchronization pulse.

#### 8.3.2 CLAMP PULSE GENERATION

The clamp pulse is generated with respect to half the dot clock. The counters values responsible for switching the clamp pulse on or off are clamp\_on and clamp\_off. Both start counting from the second edge of VHS. The polarity of CLAMP is given with clamp\_pol.



43

1999 Aug 25

**SAA6712E** 

#### 8.3.3 GAIN CORRECTION PULSE GENERATION

The GAINC signal is the delayed horizontal sync pulse (VHS). It is delayed with respect to half the dot clock. The first edge of VHS is delayed by gainc\_on\_delay and the second edge by gainc\_off\_delay (see Fig.11). The polarity is programmed by gainc\_pol.



# 8.4 Video mode and synchronization signal detection

The SAA6712E can be used to build up auto-scan systems using an external microcontroller. Therefore information about the input resolution and timing are provided (see Tables 5 and 6). The flags pos\_vsync and pos\_hsync show the polarity of the synchronization signals at VVS and VHS. If they are set to logic 1 they are active HIGH, and their active edge is the falling edge. If these flags are set to logic 0, they are active LOW.

For detecting Video Electronic Standard Association (VESA) Power-down modes or a not connected input, the presence of the synchronization signals will be detected: it can be read via no\_vsync, and no\_hsync. These flags are active HIGH. The timing of the applied RGB video input can be taken from v\_lines reporting the number of lines of a full frame. The horizontal timing can be calculated from h\_clocks. This register shows the length of a line in numbers of reference clock periods. The reference clock is equal to the panel clock PCLK in double pixel output mode (48 bits in parallel), or it is half the panel clock PCLK in single pixel output mode (24 bits in parallel).

If one of the above mentioned flags or counters changes its value, it can be assumed that a new graphics mode has been applied. In this case an interrupt at pin  $\overline{\text{INT}}$  will be generated. This port is active LOW.

The reset can be cleared by writing a logic 1 to intr\_clear at address 24.

For adjusting the RGB input interface to a new graphics mode, the registers of the section RGB auto adjustment are to be used. With this auto adjustment support it is possible to measure the number of blanking pixels and lines between the end of the synchronization pulses and the active video. The horizontal and vertical back porch blanking can be read out at black\_pixels and black\_lines. The number of active pixels or lines will be reported from non\_black\_pixels and non\_black\_lines. The first value should be used for tuning the sample clocks PLL so that this value corresponds to the number of pixels to be sampled horizontally in this specific graphics mode. To distinguish between blanking and active video ref\_colour is used. If the sample values of all three colour components are below this value the pixel is treated as a blanking pixel, otherwise it is treated as active video.

Additionally a reference pixel can be defined with ref\_line and ref\_pixel. The R, G, and B components of this pixel are sampled and available at ref\_pixel\_red, ref\_pixel\_green, and ref\_pixel\_blue. They can be used for fine tuning the external PLL in frequency and phase and for colour gain adjustment.

## XGA RGB to TFT graphics engine

**SAA6712E** 

#### 8.5 Memory interface

The SAA6712E features a 64 bits wide synchronous DRAM interface. Both SDRAM and SGRAM devices can be used. There is no difference in programming when using SDRAM or SGRAM devices. The only thing that must be considered is the amount of frame buffer memory, which must be enough for the specific application.

If not the whole bandwidth of the 64 bits wide data bus is needed, the data bus can be downsized to 48 or 32 bits. This is done with the parameter data width, see Table 9.

Table 9 Data bus width

| data_width[1 and 0] | PROGRAMMED BUS WIDTH (BITS) |
|---------------------|-----------------------------|
| 0                   | 32                          |
| 1                   | 48                          |
| 2                   | 64                          |

Since the different timing parameters of various RAM device types are different, all important timing values are programmable and must be set-up according to the used RAM types.

To reach a high effective bandwidth all access to the external memory is organized in bursts. The larger the number of subsequent read or write accesses the higher the effective bandwidth. An effective bandwidth of 91% can be reached by doing 64 words burst accesses. The RAM devices support a maximum internal burst length of 8 words only, so 8 of these bursts must be run subsequently. This can be programmed by setting up the RAM with SDRAM\_burst\_length\_code taken from the specification data of the SDRAM or SGRAM. The memory interface must be programmed to 64 words bursts by programming the RAM burst length SDRAM\_burst\_length to 8, and the number of these bursts in burst\_seq\_length to 8. The internal structure of the SAA6712E is optimized for 64 words bursts.

### 8.5.1 MEMORY INTERFACE LIMITATIONS

The timing parameters of the memory access can be programmed to fulfil the timing restrictions of several SDRAM or SGRAM devices. But there are some limitations, as shown in Table 10.

Table 10 Memory interface limitations

| TIMING SYMBOL      | PARAMETER                                                        | CONDITIONS                                                   | MINIMUM VALUE<br>(CLOCK PERIODS) |
|--------------------|------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------|
| CAS latency        | Column Address Strobe (CAS) latency                              |                                                              | ≥2                               |
| t <sub>RCD</sub>   | activate to command delay; Row Address Strobe (RAS) to CAS delay |                                                              | ≥2                               |
| t <sub>RRD</sub>   | RAS to RAS bank activity delay                                   | $t_{RRD} \neq t_{RCD}$ ; proposal is $t_{RRD} = t_{RCD} + 1$ | ≥3                               |
| t <sub>RP</sub>    | RAS precharge time                                               |                                                              | ≥3                               |
| t <sub>WR</sub>    | write recovery time                                              |                                                              | ≥1                               |
| t <sub>RC</sub>    | RAS cycle time                                                   |                                                              | ≥3                               |
| SDRAM_burst_length |                                                                  | must be supported by SDRAM                                   | ≥2                               |
| burst_seq_length   |                                                                  | must be an even number                                       | ≥2                               |
| t <sub>RSC</sub>   | Register Set Cycle (RSC) mode time                               | internally defined; cannot be changed                        | =8                               |

#### 8.5.2 INITIALIZATION OF EXTERNAL MEMORY

All SGRAM and SDRAM devices must be powered-up and initialized correctly. The SAA6712E memory interface is implemented to fulfil the INTEL PC100 SDRAM specification.

Table 11 shows the required programming steps to initialize the memory correctly.

**SAA6712E** 

Table 11 Memory initialization programming

| STEP | ACTION                                                            | REGISTERS |
|------|-------------------------------------------------------------------|-----------|
| 1    | SAA6712E Power-on reset                                           | _         |
| 2    | set-up timing parameters                                          | 51 to 55  |
| 3    | start memory initialization with setting memory_init              | 24        |
| 4    | set-up all other parameters                                       | 50 to 74  |
| 5    | release internal memory reset together with other internal resets | 24        |

#### 8.5.3 FRAME RECOVERY

Output frames with the right vertical and horizontal dimensions must be generated. Since size information is not stored in the external memory, the output frame resolution must be programmed into the registers frame\_length and line\_length. The first value gives the vertical resolution, and the second the horizontal resolution in pixels. If no downscaler is used, these values can be taken directly from the input interface. If downscaling is activated, the size of the de-interlacer output frame must be calculated from the RGB input frame size divided by the downscaling factors.

If no valid data stream is applied at the RGB input interface, the de-interlacer is able to generate a picture by itself. This will be enabled with blank\_screen at address 25. The colour of this frame is defined by blank\_colour\_red, blank\_colour\_green, and blank\_colour\_blue.

#### 8.6 Scaling

Two different scaling units are implemented to perform both up and downscaling. The downscaling engine, which is located before the memory interface, and the upscaling engine after the memory interface.

#### 8.6.1 Downscaling

If the downscaler is to be used, it must be enabled by setting flags down\_v\_scaler\_on and down\_h\_scaler\_on. For vertical scaling a line memory buffer is needed. This memory must be switched to downscaling mode by setting down\_v\_scaler\_mem to logic 1 because only one is available.

Setting up the desired downscaling ratios is achieved by programming the scaling increments down\_v\_incr, down\_v\_corr, and down\_h\_incr, down\_h\_corr. This must be done for both vertical and horizontal scaling.

$$incr = \frac{number\_of\_output\_pixels}{number\_of\_input\_pixels} \times 64 = \ xx.yy$$

Where xx is equivalent to down\_v\_incr or down\_h\_incr and yy is the fraction of the result in  $\frac{1}{100}$ .

This is the value for programming the increment correction values down\_v\_corr and down\_h\_corr.

Example:  $SXGA \rightarrow XGA$ 

Horizontal: 
$$\frac{1024}{1280} \times 64 = 51.20$$

This means down\_h\_incr = 51 and down\_h\_corr = 20.

Vertical: 
$$\frac{768}{1024} \times 64 = 48.00$$

This means down\_v\_incr = 48 and down\_v\_corr = 0.

### 8.6.2 UPSCALING

The upscaler must be activated by up\_v\_scaler\_on and up\_h\_scaler\_on. To use the line memory for upscaling, down\_v\_scaler\_mem must be set to logic 0. To set-up the zoom factor, the scaling increments up\_v\_incr, up\_v\_corr, up\_h\_incr, and up\_h\_corr must be programmed.

$$incr = \frac{number\_of\_output\_pixels}{number\_of\_input\_pixels} \times 64 = xx.yy$$

Where xx is equivalent to up\_v\_incr or up\_h\_incr and yy is the fraction of the result in  $\frac{1}{100}$ .

This is the value for programming the increment correction values up\_v\_corr and up\_h\_corr.

Example: XGA → SXGA

Horizontal: 
$$\frac{1280}{1024} \times 64 = 80.00$$

This means up\_h\_incr = 80 and up\_h\_corr = 0.

Vertical: 
$$\frac{1024}{768} \times 64 = 85.33$$

This means up\_v\_incr = 85 and up\_v\_corr = 33.

**SAA6712E** 

#### 8.6.3 Upscaler transition function

A special feature of the zooming algorithm is a free programmable transition function which allows smoothing or sharpening of the transition between pixels that have been calculated.

This function will be stored in a look-up table, containing 64 words of 7 bits; thus a function of 64 points with a resolution from 0 to 64 can be programmed.

Programming is performed using the registers coeff\_index and coeff\_value. The first register defines the point of the function, the second the value. Writing to register coeff\_value increments the value of coeff\_index automatically, so that the next point of the function is addressed. Additionally no register increment will be performed, so that subsequent I<sup>2</sup>C-bus write addresses always have the same register coeff\_value.

#### 8.7 Panning unit

If the scaled or non-scaled input frame does not fit into the needed output frame, whether it is to large or to small, the panning unit enlarges the input frame to the size of the output frame. This is achieved by generating a border region around the input frame, or it cuts the input frame down to the size of the output frame. The position of the top left pixel of the input frame inside the output frame must be defined with pic\_v\_offset and pic\_h\_offset. The output frame size must be programmed with out\_v\_size and out\_h\_size (see Fig.12).

If the input frame is to large only the right and bottom part will be cropped. The colour of the generated border region must be set via border\_colour\_red, border\_colour\_green, and border\_colour\_blue.



47

1999 Aug 25

**SAA6712E** 

### 8.8 Overlay port

### 8.8.1 OVERLAY INSERTION

If ovl\_syncs\_active is HIGH, the vertical and horizontal sync signals for the external OSD controller are generated. The flag ovl\_insert\_active switches on the insertion of the information at the overlay port provided by an external OSD controller into the data stream at the position defined by ovl\_v\_offset, ovl\_hs\_start, and ovl\_hs\_latency (see Fig.13).

The incoming data from ports ovl0 and ovl1 is replaced by the defined colour information and treated as a double pixel, which will be inserted into the data stream if OVACT is set. The pixel at port 0 is then the left pixel, and the pixel at port 1 is the right pixel. The sampling of the ports ovl0 and ovl1 is done on the positive edge of OVCLK in the event that sample\_edge is asserted, otherwise on the falling edge of OVCLK.



**SAA6712E** 

#### 8.8.2 SYNC GENERATION

The start of the horizontal sync pulse is defined in ovl\_hs\_start and the polarity in ovl\_hs\_pol. The sync pulse length is defined in ovl\_hs\_length (see Fig.14). It is possible to generate a Hsync pulse from one clock cycle length up to longer than the horizontal overlay data. The vertical sync pulse starts at ovl\_vs\_start and is always one output frame line long.

#### 8.8.3 DATA SAMPLING

Data sampling from the two ports OVA and OVB starts from the beginning of the horizontal sync pulse, but the number of clocks defined in ovl\_hs\_latency will decide when reading data from the overlay port will start (see Fig.14). The end of the sync pulse is not important.



### 8.8.4 OVCLK GATING

All of the above mentioned functions will only work during internal processing of valid video data, and not during internal blanking regions. This can give problems if the overlay window is displayed at the left border of the picture because the first pixels of a line will be processed due to the internal pipeline structure. To overcome this, the OVCLK can be gated to disable data processing by the external OSD controller during internal blanking. Clock gating is enabled by clk\_gating\_on.

#### 8.9 Colour correction

The colour correction unit can be used to perform gamma correction, change of brightness, and so on. This can be achieved by means of a look-up table. Each colour component value in an RGB pixel is used as a pointer into this table. The value from the table will replace the incoming colour.

Various tables exist for R, G, and B components. Programming of a table must be performed using the programming registers 47 to 49 (see the colour correction section of the programming register Table 5). It must be decided which component table should be written to (red\_prog, green\_prog, blue\_prog). In colour\_index the start address or the first incoming colour value for programming must be written. Then subsequent writing to colour\_value fill the table. At this address the I<sup>2</sup>C-bus address auto-increment stops, but the value programmed into colour\_index will be incremented. It is possible to write to more than one table by enabling of programming multiple colour components.

If the colour correction unit is switched to bypass mode (when colour\_correction\_on is not asserted), the incoming colours are used for further processing.

Writing to the colour correction table is possible during data processing.

## XGA RGB to TFT graphics engine

**SAA6712E** 

#### 8.10 On screen display

#### 8.10.1 OSD GENERALS

The implemented OSD is a character based window system. It consists of a character matrix memory where all character definitions are stored, and an OSD window memory defining the OSD window's contents. The OSD window will be inserted into the video data stream if osd\_active is set to logic 1. Writing to these memories can be done during data processing.

#### 8.10.2 OSD WINDOW

The OSD window contains the character, colour and appearance information to be displayed. Such a definition exists for each character position. A character can use one of 8 different foreground and background colours. Some of these colours can be defined as transparent colours where the original picture information will be displayed instead, as alpha blended colours where a 1 : 1 or 1 : 2 alpha blending will be done between picture and OSD, or as normal colours. Transparency or alpha blending effects will be enabled or disabled for the single characters.

The size and outline of the visible OSD window can be programmed as long as the internal memory meets the needs. This memory is able to store information of 1152 characters information.

The programming registers osd\_v\_size and osd\_h\_size define the OSD window size in characters. The window position inside the output frame must be defined with osd\_v\_offset and osd\_h\_offset (see Fig.15).



The OSD can be programmed to use a  $24 \times 24$  character matrix, or a  $12 \times 16$  matrix. The first one should be used for Kanji and the second for standard characters. The selection of the font size is done by char\_size. A logic 1 selects  $24 \times 24$  font, and a logic 0 the smaller  $12 \times 16$  font. If the small  $12 \times 16$  font is used, up to 128 different characters can be defined. Alternatively up to 42 characters of the larger  $24 \times 24$  font can be used.

Table 12 gives some possible OSD settings.

**SAA6712E** 

Table 12 OSD window size

| OSD SIZE | OSD WINDOW RESOLUTION/PIXELS |           |  |  |
|----------|------------------------------|-----------|--|--|
| OSD SIZE | 24 × 24 12 × 16              |           |  |  |
| 32 × 16  | 768 × 384                    | 384 × 256 |  |  |
| 40 × 20  | 960 × 480                    | 480 × 320 |  |  |
| 48 × 24  | 1152 × 576                   | 576 × 384 |  |  |

The whole OSD window can be zoomed in both directions by a factor of two by setting zoom2 to logic 1. This results in pixel doubling horizontally and vertically.

Each character can be displayed using 1 of 8 different foreground and background colours. These sixteen colours can be chosen from the full true colour palette with 8 bits per colour component. The definition of these colours is in registers 144 to 191 (see OSD section of the programming register Table 5). The first 8 colour entries are used for foreground colours, and the second half is used for defining the background colours. Registers 192 to 195 (see Table 5) decide the transparency and alpha blending effects. If one of these effects is enabled for a specific character, only the colours defined as transparency or alpha blending colours will be used to generate these effects.

Each character information in the OSD window memory consists of 15 bits of information. This is given in Tables 13 and 14.

Table 13 Character appearance definition

| CHARACTER INFORMATION | NUMBER OF BITS |
|-----------------------|----------------|
| Character code        | 7              |
| Appearance            | 2              |
| Background colour     | 3              |
| Foreground colour     | 3              |

The character code is used to address the defined characters inside the matrix memory.

The appearance bits decide about transparency and alpha blending, and background and foreground colour are indices to the colour definition registers.

Table 14 Colour effects

| APPEARANCE<br>VALUE | EFFECT                                                                                                       |
|---------------------|--------------------------------------------------------------------------------------------------------------|
| 0                   | OSD character colours are displayed instead of the picture colours                                           |
| 1                   | OSD character colours defined as transparency colours will be replaced by the picture colours                |
| 2                   | OSD character colours defined as alpha blending colours will be alpha blended 1 : 1 with the picture colours |
| 3                   | OSD character colours defined as alpha blending colours will be alpha blended 2 : 1 with the picture colours |

To access a certain character position its coordinates must be programmed into registers 196 (cursor\_row) and 197 (cursor\_column), see Table 5. After that, the colours and appearance of the character must be defined in address 198 (see Table 5). This definition is valid for all further writes to register 199 (char\_code), see Table 5. After writing to this register the cursor position changes to the next right position. At line end it wraps around to the first left character in the line below. I<sup>2</sup>C-bus auto-increment is not active at register 199 (see Table 5), so that subsequent I<sup>2</sup>C-bus byte write accesses will define several characters.

#### 8.10.3 OSD CHARACTER MATRIX

Two different font sizes are supported;  $24 \times 24$  and  $12 \times 16$  pixels. With the internal matrix memory 42 characters ( $24 \times 24$  pixels) can be defined, or 128 characters ( $16 \times 12$  pixels).

The definition of the characters is achieved by writing to registers 200 and 201 (see Table 5). The first register must be written to with the character code of the character to be defined. Then the bytes with the pixel pattern must be written to address 201 (see Table 5). The definition of a character is done with 3 bytes per line at  $24 \times 24$  font (72 bytes per character), and with 3 bytes per 2 lines at  $12 \times 16$  font (24 bytes per character), see Fig.16.

## XGA RGB to TFT graphics engine

### **SAA6712E**



#### 8.11 Temporal dithering (frame rate controller)

The SAA6712E is able to display true colour (8 bits per colour) on high colour displays (6 bits per colour). The algorithm used is temporal dithering. This feature can be enabled by setting frc\_on to logic 1 in the general configuration register block (see Table 5).

#### 8.12 Output interface

#### 8.12.1 GENERAL

The output interface is the interface between the SAA6712E and the TFT panel. Its timing parameters can be programmed in a wide range to support panels of many different manufacturers.

The output interface can operate in two different modes.

The first mode is the free running mode which is adapted to the memory mode of the SAA6712E. In this mode the output is independent from the input at the RGB input interface. So the output frame generation can start directly after releasing the internal reset. For getting a high frame rate the output timing can be programmed to satisfy the minimum timing requirements of the panel.

The second mode is synchronized to the input data, mainly implemented to support the SAA6712E's no memory mode. In this mode the input data is sent directly to the output interface, which must synchronize its output timing to get the same frame rate as the input. Additionally it starts generating vertical blanking and synchronization signals at pins PVS and PHS directly after releasing the internal reset.

After the programmed top blanking the output interface enlarges the last blanking line until data from the input interface reaches the output interface. Because too long lines cause counter overflows in the panels, a controlling mechanism exists which changes the length of the blanking, border and active lines according to the timing requirements of the panel and the applied graphics mode. This mode can be enabled by setting the programming register sync\_mode to logic 1, otherwise the first free running mode will be selected.

The length controlling the blanking, border and active video region can be enabled by asserting blank\_ctrl, border\_ctrl, and active\_ctrl.

The output interface also supports a Power-down mode which sets all output signals to logic 0. This will be activated by the programming flag power\_down (see section general configuration Table 5).

For flicker free switching between different input modes, the output interface is able to set all data outputs to the panel to logic 0, resulting in a black picture. Even if during programming and internal reset no synchronization pulses for the panel are generated and the panel loses the last picture information, the panel still displays black colour, because this is its Idle state. To switch the output interface into this mode blank tft must be set.

To enable the panel interface it must be enabled with out\_if\_enable. The interface supports single pixel (24 bits) and double pixel (48 bits) output in parallel. The selection between these two modes must be done with single\_pixel\_output. The active clock edge at PCLK can also be selected by clk\_pol.

## XGA RGB to TFT graphics engine

**SAA6712E** 

#### 8.12.2 FRAME GENERATION

The output frame contains three main regions:

- · Blanking region
- · Border region
- · Active video region.

The blanking region contains all front and back porch as well as the synchronization intervals. The border region is visible on the panel and is used for positioning the active video region inside this visible area. To ensure a great flexibility in the 'sync to input' mode there are 3 different horizontal length counters (h\_len\_blank, h\_len\_border, h\_len\_active) with independent length control (see Fig.17).

A maximum value must be programmed in h\_max\_len which is the upper limit for line lengthening during activated control mechanism. In free running mode all 3 counters should be programmed with the same minimum values.

If no border is needed, because the active video region covers the visible area of the panel, the active video length counters should point to the same positions as the border length counters. Then the active video length counters have a higher priority.

The border colour inserted by the output interface is the same as the blank colour in the memory interface; blank\_colour\_red, blank\_colour\_green, blank\_colour\_blue.



## XGA RGB to TFT graphics engine

**SAA6712E** 

#### 8.12.3 TIMING REFERENCE SIGNALS

The SAA6712E supports three timing reference signals to drive the panels: PVS (vertical synchronization pulse), PHS (horizontal synchronization pulse) and PDE (data qualifier). The polarity of these signals is programmable. To program high polarity the three programming registers (vsync\_pol, hsync\_pol, de\_pol) must be set to logic 1. Sometimes panels require that no data qualifier signals must be active during vertical synchronization. The generation of PDE pulses during active PVS can be switched off by de-asserting sync\_de\_inact.

The position and length of the horizontal synchronization pulses in an output line must be programmed with h\_hs\_start and h\_hs\_end. The vertical synchronization pulse starts at line 0 and ends at v\_vs\_end. The horizontal start offset in line 0 can be set-up with h\_vs\_start and the horizontal end offset with h\_vs\_end.

The data qualifier PDE frames the display region that should be visible on the panel horizontally. It will be asserted at h\_de\_start and it will be de-asserted at h\_de\_end. It frames both horizontal border and active video region.

#### 9 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134); all ground pins are connected together and all supply pins are connected together.

| SYMBOL                 | PARAMETER                                                | CONDITIONS         | MIN. | MAX.                   | UNIT |
|------------------------|----------------------------------------------------------|--------------------|------|------------------------|------|
| $V_{DDD}$              | digital supply voltage                                   |                    | -0.5 | +4.6                   | V    |
| V <sub>DD(PLL)</sub>   | PLL supply voltage                                       |                    | -0.5 | +4.6                   | V    |
| V <sub>n</sub>         | voltage at digital inputs and outputs                    | outputs in 3-state | -0.5 | +5.5                   | V    |
|                        | voltage at digital output                                | outputs active     | -0.5 | V <sub>DDD</sub> + 0.5 | V    |
| $\Delta V_{SS}$        | voltage difference between $V_{SS(PLL)}$ and $V_{SS(D)}$ |                    | _    | 100                    | mV   |
| T <sub>stg</sub>       | storage temperature                                      |                    | -65  | +150                   | °C   |
| T <sub>amb</sub>       | ambient temperature                                      |                    | 0    | 70                     | °C   |
| T <sub>amb(bias)</sub> | operating bias ambient temperature                       |                    | -10  | +70                    | °C   |
| V <sub>es</sub>        | electrostatic handling voltage for all pins              | note 1             | -2   | +2                     | kV   |

#### Note

1. Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  resistor.

# XGA RGB to TFT graphics engine

**SAA6712E** 

### 10 CHARACTERISTICS

 $V_{DDD}$  = 3.0 to 3.6 V;  $V_{DD(PLL)}$  = 3.1 to 3.5 V;  $T_{amb}$  = 25  $^{\circ}C$ ; unless otherwise specified.

| SYMBOL                    | PARAMETER                                    | CONDITIONS               | MIN.                 | TYP. | MAX.                   | UNIT |
|---------------------------|----------------------------------------------|--------------------------|----------------------|------|------------------------|------|
| Supplies                  |                                              |                          | •                    | •    | '                      | •    |
| $V_{DDD}$                 | digital supply voltage                       |                          | 3.0                  | 3.3  | 3.6                    | V    |
| I <sub>DDD</sub>          | digital supply current                       |                          | _                    | 600  | tbf                    | mA   |
| P <sub>D</sub>            | digital power dissipation                    |                          | _                    | 2    | _                      | W    |
| V <sub>DD(PLL)</sub>      | PLL supply voltage                           |                          | 3.1                  | 3.3  | 3.5                    | V    |
| I <sub>DD(PLL)</sub>      | PLL supply current                           |                          | _                    | tbf  | tbf                    | mA   |
| P <sub>PLL</sub>          | PLL power dissipation                        |                          | _                    | tbf  | _                      | W    |
| P <sub>PLL + D</sub>      | digital plus PLL power dissipation           |                          | _                    | 2    | _                      | W    |
| Digital input             | ts                                           |                          | •                    |      | •                      |      |
| V <sub>IL(SCL, SDA)</sub> | LOW-level input voltage at pins SDA and SCL  |                          | -0.5                 | _    | +0.3V <sub>DDD</sub>   | V    |
| V <sub>IH(SCL, SDA)</sub> | HIGH-level input voltage at pins SDA and SCL |                          | 0.7V <sub>DDD</sub>  | _    | V <sub>DDD</sub> + 0.5 | V    |
| V <sub>IL(LVTTL)</sub>    | LOW-level input voltage at LVTTL pins        |                          | -0.5                 | _    | +0.8                   | V    |
| V <sub>IH(LVTTL)</sub>    | HIGH-level input voltage at LVTTL pins       |                          | 2.0                  | _    | V <sub>DDD</sub> + 0.5 | V    |
| ILI                       | input leakage current                        |                          | _                    | _    | 10                     | μΑ   |
| C <sub>i</sub>            | input capacitance                            | outputs at 3-state       | _                    | _    | 8                      | pF   |
|                           | input capacitance at all other inputs        |                          | _                    | _    | 5                      | pF   |
| Digital outp              | uts                                          |                          |                      | •    | •                      |      |
| V <sub>OL(SDA)</sub>      | LOW-level output voltage                     | SDA at 3 mA sink current | _                    | _    | 0.4                    | V    |
| ,                         | at pin SDA                                   | SDA at 6 mA sink current | _                    | _    | 0.6                    | V    |
| V <sub>OL(CMOS)</sub>     | LOW-level output voltage at CMOS pins        |                          | _                    | -    | 0.4                    | V    |
| V <sub>OH(CMOS)</sub>     | HIGH-level output voltage at CMOS pins       |                          | 2.4                  | _    | _                      | V    |
| V <sub>OL(LVTTL)</sub>    | LOW-level output voltage at LVTTL pins       |                          | _                    | _    | 0.4                    | V    |
| V <sub>OH(LVTTL)</sub>    | HIGH-level output voltage at LVTTL pins      |                          | 0.85V <sub>DDD</sub> | _    | _                      | V    |

# XGA RGB to TFT graphics engine

**SAA6712E** 

### 11 TIMING CHARACTERISTICS

 $V_{DDD}$  = 3.0 to 3.6 V;  $V_{DD(PLL)}$  = 3.1 to 3.5 V;  $T_{amb}$  = 25 °C; see Fig.18; unless otherwise specified.

| SYMBOL             | PARAMETER                                                        | CONDITIONS                  | MIN.        | TYP.        | MAX.      | UNIT     |
|--------------------|------------------------------------------------------------------|-----------------------------|-------------|-------------|-----------|----------|
| System cloc        | ck input at pin CLK                                              |                             | •           |             | •         | •        |
| f <sub>CLK</sub>   | clock frequency                                                  |                             | 24          | _           | 70        | MHz      |
| δ                  | duty factor                                                      |                             | 40          | 50          | 60        | %        |
| RGB sample         | e clock input at pin VCLK                                        |                             | •           |             | •         | •        |
| f <sub>VCLK</sub>  | clock frequency                                                  | single ADC mode             | 25          | _           | 150       | MHz      |
|                    |                                                                  | double ADC mode             | 12.5        | _           | 75        | MHz      |
| δ                  | duty factor                                                      |                             | 40          | 50          | 60        | %        |
|                    | s at pins VVS, VHS, VPA7 to VP<br>VPF0 with respect to signal at |                             | to VPC0, V  | PD7 to VP   | D0, VPE7  | to VPE0, |
| t <sub>su</sub>    | set-up time                                                      |                             | -4.0        | _           | _         | ns       |
| t <sub>h</sub>     | hold time                                                        |                             | 7.0         | _           | _         | ns       |
| Output sign        | als at pins CLAMP and GAINC v                                    | vith respect to signal at p | oin VCLK; r | ote 1       | •         | •        |
| t <sub>h</sub>     | hold time                                                        |                             | 8           | _           | _         | ns       |
| t <sub>PD</sub>    | propagation delay                                                |                             | _           | _           | 13        | ns       |
| Output cloc        | k to panel at pin PCLK                                           |                             | ·           | -1          |           | '        |
| f <sub>PCLK</sub>  | clock frequency                                                  |                             | _           | _           | 80        | MHz      |
| δ                  | duty factor                                                      |                             | 40          | 50          | 60        | %        |
|                    | als at pins PVS, PHS, PDE, PAR<br>G0, and PBB7 to PBB0 with res  |                             | •           | PAB0, PBR   | 7 to PBR0 | ,        |
| t <sub>h</sub>     | hold time                                                        |                             |             |             |           |          |
|                    | pins PVS, PHS and PDE                                            |                             | -0.5        | _           | _         | ns       |
|                    | all other pins                                                   |                             | 0           | _           | _         | ns       |
| t <sub>PD</sub>    | propagation delay                                                |                             |             |             |           |          |
|                    | pins PVS, PHS and PDE                                            |                             | _           | _           | 1         | ns       |
|                    | all other pins                                                   |                             | _           | _           | 3.5       | ns       |
| Overlay por        | t clock output at pin OVCLK                                      |                             |             |             |           |          |
| f <sub>OVCLK</sub> | clock frequency                                                  |                             |             |             | 80        | MHz      |
| δ                  | duty factor                                                      |                             | 40          | 50          | 60        | %        |
| Input signal       | s at pins OVACT, OVA2 to OVA0                                    | and OVB2 to OVB0 with       | respect to  | signal at p | oin OVCLK |          |
| t <sub>su(i)</sub> | set-up time                                                      |                             | 6.0         | _           | _         | ns       |
| t <sub>h(i)</sub>  | hold time                                                        |                             | -3.0        | _           | _         | ns       |
| Output sign        | als at pins OVVS and OVHS with                                   | respect to signal at pin    | OVCLK; no   | ote 1       |           |          |
| t <sub>h(o)</sub>  | hold time                                                        |                             | -1.0        | _           |           | ns       |
| t <sub>PD(o)</sub> | propagation delay                                                |                             | _           | _           | 1.0       | ns       |

# XGA RGB to TFT graphics engine

**SAA6712E** 

| SYMBOL             | PARAMETER                                      | CONDITIONS                  | MIN.        | TYP.        | MAX.       | UNIT    |
|--------------------|------------------------------------------------|-----------------------------|-------------|-------------|------------|---------|
| Memory por         | rt clock output; pin MCLKO                     |                             | '           |             | !          | !       |
| f <sub>MCLKO</sub> | frequency                                      |                             | _           | _           | 125        | MHz     |
| C <sub>L</sub>     | load capacitance                               |                             | _           | _           | 20         | pF      |
| δ                  | duty factor                                    |                             | 40          | 50          | 60         | %       |
| Input signal       | at pin MCLKI with respect to sig               | gnal at pin MCLKO; see Fig  | g.19        | •           |            | •       |
| f <sub>MCLKI</sub> | frequency                                      |                             | _           | _           | 125        | MHz     |
| δ                  | duty factor                                    |                             | 40          | 50          | 60         | %       |
| t <sub>PD</sub>    | propagation delay                              |                             | 6.5         |             | 10         | ns      |
| Input signal       | s at pins DQ63 to DQ0 with resp                | ect to the negative edge of | of signal a | t pin MCL   | КО         | •       |
| t <sub>su</sub>    | set-up time                                    |                             | 6.0         | _           | _          | ns      |
| t <sub>h</sub>     | hold time                                      |                             | -3.0        | _           | _          | ns      |
|                    | als at pins DQ63 to DQ0, RAS, on MCLKO; note 3 | CAS, WE, A10 to A0, and B   | A with res  | spect to th | e negative | edge of |
| t <sub>h</sub>     | hold time                                      |                             |             |             |            |         |
|                    | pins DQ63 to DQ0                               |                             | -1          | _           | _          | ns      |
|                    | pins RAS, CAS, WE,<br>A10 to A0, and BA        |                             | 0           | _           | _          | ns      |
| t <sub>PD</sub>    | propagation delay                              |                             |             |             |            |         |
|                    | pins DQ63 to DQ0                               |                             | _           | _           | 1.0        | ns      |
|                    | pins RAS, CAS, WE,<br>A10 to A0, and BA        |                             | _           | _           | 1.0        | ns      |

### Notes

1.  $C_L = 15 pF$ ,  $I_0 = 2 mA$  and  $R_L = 2 k\Omega$ .

2.  $C_L$  = 15pF,  $I_o$  = 4 mA and  $R_L$  = 2 k $\Omega$ .

3.  $C_L = 10 pF$ ,  $I_0 = 4 mA$  and  $R_L = 2 k\Omega$ .

## **SAA6712E**





58

1999 Aug 25

## **SAA6712E**

### 12 APPLICATION INFORMATION



**SAA6712E** 

**ISSUE DATE** 

98-05-06

**PROJECTION** 

 $\bigoplus \bigoplus$ 

#### 13 PACKAGE OUTLINE

BGA292: plastic ball grid array package; 292 balls; body 27 x 27 x 1.75 mm

SOT489-1



EIAJ

| 1999 Aug 25 | 60 |  |
|-------------|----|--|

**JEDEC** 

IEC

VERSION

SOT489-1

**SAA6712E** 

#### 14 SOLDERING

# 14.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

### 14.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

### 14.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250  $^{\circ}$ C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 14.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

### XGA RGB to TFT graphics engine

**SAA6712E** 

### 14.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                       | SOLDERING METHOD                  |                       |  |
|-------------------------------|-----------------------------------|-----------------------|--|
| PACKAGE                       | WAVE                              | REFLOW <sup>(1)</sup> |  |
| BGA, SQFP                     | not suitable                      | suitable              |  |
| HLQFP, HSQFP, HSOP, SMS       | not suitable <sup>(2)</sup>       | suitable              |  |
| PLCC <sup>(3)</sup> , SO, SOJ | suitable                          | suitable              |  |
| LQFP, QFP, TQFP               | not recommended <sup>(3)(4)</sup> | suitable              |  |
| SSOP, TSSOP, VSO              | not recommended <sup>(5)</sup>    | suitable              |  |

#### **Notes**

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

### XGA RGB to TFT graphics engine

**SAA6712E** 

#### 15 DEFINITIONS

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### 16 LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### 17 PURCHASE OF PHILIPS I2C COMPONENTS



Purchase of Philips  $I^2C$  components conveys a license under the Philips'  $I^2C$  patent to use the components in the  $I^2C$  system provided the system conforms to the  $I^2C$  specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# Philips Semiconductors – a worldwide company

Argentina: see South America

**Australia:** 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 **Austria:** Computerstr. 6, A-1101 WIEN, P.O. Box 213,

Tel. +43 1 60 101 1248, Fax. +43 1 60 101 1210

**Belarus:** Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773

**Belgium:** see The Netherlands **Brazil:** see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America Czech Republic: see Austria

Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V,

Tel. +45 33 29 3333, Fax. +45 33 29 3905 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 4099 6161, Fax. +33 1 4099 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 2353 60, Fax. +49 40 2353 6300

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,

Tel. +91 22 493 8541, Fax. +91 22 493 0966

Indonesia: PT Philips Development Corporation, Semiconductors Division,

Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI),

Tel. +39 039 203 6838, Fax +39 039 203 6800

**Japan:** Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,

Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

© Philips Electronics N.V. 1999

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Pakistan: see Singapore

**Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

**Poland:** UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 58088 Newville 2114,

Tel. +27 11 471 5401, Fax. +27 11 471 5398 **South America:** Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil,

Tel. +55 11 821 2333, Fax. +55 11 821 2382 **Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2741 Fax. +41 1 488 3263

**Taiwan:** Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874

**Thailand:** PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,

Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye,

ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

**Uruguay:** see South America **Vietnam:** see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 62 5344, Fax.+381 11 63 5777

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

SCA 67

Internet: http://www.semiconductors.philips.com

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands 545004/01/pp64 Date of release: 1999 Aug 25

Let's make things better.

Document order number: 9397 750 04715



