# 100 mA, 5.0 V, Low Dropout Voltage Regulator with Reset and Sense

The NCV4949A is a monolithic integrated 5.0 V voltage regulator with a very low dropout and additional functions such as reset and an uncommitted voltage sense comparator.

It is designed for supplying microcontroller/microprocessor controlled systems particularly in automotive applications. The NCV4949A has improved reset behavior for lower input and output voltage levels.

#### **Features**

- Operating DC Supply Voltage Range 5.0 V to 28 V
- Transient Supply Voltage Up to 40 V
- High Precision Output Voltage 5.0 V ±1%
- Output Current Capability Up to 100 mA
- Very Low Dropout Voltage Less Than 0.4 V
- Reset Circuit Sensing The Output Voltage
- Programmable Reset Pulse Delay
- Voltage Sense Comparator
- Thermal Shutdown and Short Circuit Protections
- NCV Prefix for Automotive and Other Applications Requiring Site and Change Control
- These are Pb-Free Devices



Figure 1. Representative Block Diagram



## ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAMS



SOIC-8 D SUFFIX CASE 751





SOIC-8 EP PD SUFFIX CASE 751AC





SOIC-20 W DW SUFFIX CASE 751AC



A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week

G or = = Pb-Free Device
(Note: Microdot may be in either location)

#### **PIN CONNECTIONS**



### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet.

### **ABSOLUTE MAXIMUM RATINGS**

| Rating                               | Symbol             | Value                 | Unit |
|--------------------------------------|--------------------|-----------------------|------|
| DC Operating Supply Voltage          | V <sub>CC</sub>    | 28                    | V    |
| Transient Supply Voltage (t < 1.0 s) | V <sub>CC TR</sub> | 40                    | V    |
| Output Current                       | l <sub>out</sub>   | Internally Limited    | -    |
| Output Voltage                       | V <sub>out</sub>   | 20                    | V    |
| Sense Input Current                  | I <sub>SI</sub>    | ±1.0                  | mA   |
| Sense Input Voltage                  | V <sub>SI</sub>    | V <sub>CC</sub>       | -    |
| Output Voltages                      |                    |                       | V    |
| Reset Output                         | V <sub>Reset</sub> | 20                    |      |
| Sense Output                         | $V_{SO}$           | 20                    |      |
| Output Currents                      |                    |                       | mA   |
| Reset Output                         | I <sub>Reset</sub> | 5.0                   |      |
| Sense Output                         | I <sub>so</sub>    | 5.0                   |      |
| Preregulator Output Voltage          | V <sub>Z</sub>     | 7.0                   | V    |
| Preregulator Output Current          | I <sub>Z</sub>     | 5.0                   | mA   |
| ESD Protection at any pin            |                    |                       | V    |
| Human Body Model                     | _                  | 4000                  |      |
| Machine Model                        | _                  | 200                   |      |
| Charged Device Model (SOIC-20 W)     | _                  | 1000                  |      |
| Thermal Resistance, Junction-to-Air  | $R_{	heta JA}$     |                       | °C/W |
| SOIC-8<br>SOIC-8 EP<br>SOIC-20 W     |                    | 189.3<br>84.8<br>95.8 |      |
| Operating Junction Temperature Range | TJ                 | -40 to +150           | °C   |
| Storage Temperature Range            | T <sub>stg</sub>   | -65 to +150           | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

# LEAD TEMPERATURE SOLDERING REFLOW (Note 1)

| Rating                                                                        | Symbol | Min | Max  | Unit |
|-------------------------------------------------------------------------------|--------|-----|------|------|
| Reflow (SMD styles only) lead free 60 – 150 sec above 217, 40 sec max at peak | Tsld   | -   | 260  | °C   |
| Moisture Sensitivity Level (SOIC-8)                                           | MSL    | Lev | el 1 |      |
| Moisture Sensitivity Level (SOIC-8EP)                                         | MSL    | Lev | el 2 |      |
| Moisture Sensitivity Level (SOIC-20W)                                         | MSL    | Lev | el 3 |      |

<sup>1.</sup> Per IPC / JEDEC J-STD-020C

# **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = 14 V, $-40^{\circ}C$ < $T_A$ < 125°C, unless otherwise specified.)

| Characteristic                                                                        | Symbol           | Min  | Тур | Max  | Unit |
|---------------------------------------------------------------------------------------|------------------|------|-----|------|------|
| Output Voltage (T <sub>A</sub> = 25°C, I <sub>out</sub> = 1.0 mA)                     | V <sub>out</sub> | 4.95 | 5.0 | 5.05 | V    |
| Output Voltage (6.0 V < V <sub>CC</sub> < 28 V, 1.0 mA < I <sub>out</sub> < 50 mA)    | V <sub>out</sub> | 4.9  | 5.0 | 5.1  | V    |
| Output Voltage (V <sub>CC</sub> = 35 V, t < 1.0 s, 1.0 mA < l <sub>out</sub> < 50 mA) | V <sub>out</sub> | 4.9  | 5.0 | 5.1  | V    |
| Dropout Voltage                                                                       | $V_{drop}$       |      |     |      | ٧    |
| I <sub>out</sub> = 10 mA                                                              |                  | -    | 0.1 | 0.25 |      |
| I <sub>out</sub> = 50 mA                                                              |                  | -    | 0.2 | 0.40 |      |

# FI FCTRICAL CHARACTERISTICS (continued) (V<sub>CC</sub> = 14 V. -40°C < T<sub>A</sub> < 125°C, unless otherwise specified.)

| Characteristic                                                                                                     | Symbol                 | Min  | Тур      | Max  | Unit |
|--------------------------------------------------------------------------------------------------------------------|------------------------|------|----------|------|------|
| I <sub>out</sub> = 100 mA                                                                                          |                        | -    | 0.3      | 0.50 |      |
| Input to Output Voltage Difference in Undervoltage Condition                                                       | V <sub>IO</sub>        | -    | 0.2      | 0.4  | V    |
| $(V_{CC} = 4.0 \text{ V}, I_{out} = 35 \text{ mA})$                                                                |                        |      |          |      |      |
| Line Regulation (6.0 V < V <sub>CC</sub> < 28 V, I <sub>out</sub> = 1.0 mA)                                        | Reg <sub>line</sub>    | -    | 1.0      | 20   | mV   |
| Load Regulation (1.0 mA < I <sub>out</sub> < 100 mA)                                                               | Reg <sub>load</sub>    | -    | 8.0      | 30   | mV   |
| Current Limit                                                                                                      | I <sub>Lim</sub>       |      |          |      | mA   |
| V <sub>out</sub> = 4.5 V                                                                                           |                        | 105  | 200      | 400  |      |
| $V_{out} = 0 V$                                                                                                    |                        | -    | 100      | _    |      |
| Quiescent Current (I <sub>out</sub> = 0.3 mA, T <sub>A</sub> < 100°C)                                              | I <sub>QSE</sub>       | -    | 150      | 260  | μΑ   |
| Quiescent Current (I <sub>out</sub> = 100 mA)                                                                      | IQ                     | -    | -        | 5.0  | mA   |
| RESET                                                                                                              |                        |      |          |      |      |
| Reset Threshold Voltage                                                                                            | V <sub>Resth</sub>     | -    | 4.5      | _    | V    |
| Reset Threshold Hysteresis                                                                                         | V <sub>Resth,hys</sub> |      |          |      | mV   |
| @ T <sub>A</sub> = 25°C                                                                                            |                        | 50   | 100      | 200  |      |
| @ $T_A = -40 \text{ to } +125^{\circ}\text{C}$                                                                     |                        | 50   | -        | 300  |      |
| Reset Pulse Delay (C <sub>T</sub> = 100 nF, t <sub>R</sub> ≥ 100 μs)                                               | t <sub>ResD</sub>      | 55   | 100      | 180  | ms   |
| Reset Reaction Time (C <sub>T</sub> = 100 nF)                                                                      | t <sub>ResR</sub>      | -    | 5.0      | 30   | μs   |
| Reset Output Low Voltage (R <sub>Reset</sub> = 10 k $\Omega$ to V <sub>out</sub> , V <sub>CC</sub> $\geq$ 3.0 V)   | V <sub>ResL</sub>      | -    | -        | 0.4  | V    |
| Reset Output High Leakage Current (V <sub>Reset</sub> = 5.0 V)                                                     | I <sub>ResH</sub>      | -    | -        | 1.0  | μΑ   |
| Delay Comparator Threshold                                                                                         | V <sub>CTth</sub>      | -    | 2.0      | -    | V    |
| Delay Comparator Threshold Hysteresis                                                                              | V <sub>CTth, hys</sub> | -    | 100      | -    | mV   |
| SENSE                                                                                                              | 1                      |      |          |      |      |
| Sense Low Threshold (V <sub>SI</sub> Decreasing = 1.5 V to 1.0 V)                                                  | V <sub>SOth</sub>      | 1.16 | 1.23     | 1.35 | V    |
| Sense Threshold Hysteresis                                                                                         | V <sub>SOth,hys</sub>  | 20   | 100      | 200  | mV   |
| Sense Output Low Voltage (V $_{SI}$ $\leq$ 1.16 V, V $_{CC}$ $\geq$ 3.0 V, R $_{SO}$ = 10 k $\Omega$ to V $_{out}$ | V <sub>SOL</sub>       | _    | -        | 0.4  | V    |
|                                                                                                                    | +                      | 1    | <b>!</b> |      |      |

| Sense Low Threshold (V <sub>SI</sub> Decreasing = 1.5 V to 1.0 V)                                                                            | $V_{SOth}$       | 1.16 | 1.23 | 1.35 | V  |
|----------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|----|
| Sense Threshold Hysteresis                                                                                                                   | $V_{SOth,hys}$   | 20   | 100  | 200  | mV |
| Sense Output Low Voltage (V <sub>SI</sub> $\leq$ 1.16 V, V <sub>CC</sub> $\geq$ 3.0 V, R <sub>SO</sub> = 10 k $\Omega$ to V <sub>out</sub> ) | V <sub>SOL</sub> | 1    | -    | 0.4  | V  |
| Sense Output Leakage ( $V_{SO}$ = 5.0 V, $V_{SI}$ $\geq$ 1.5 V)                                                                              | I <sub>SOH</sub> | 1    | -    | 1.0  | μΑ |
| Sense Input Current                                                                                                                          | I <sub>SI</sub>  | -1.0 | 0.1  | 1.0  | μΑ |

# **PREREGULATOR**

| Preregulator Output Voltage ( $I_Z = 10 \mu A$ ) | V <sub>Z</sub> | - | 6.3 | - | V |  |
|--------------------------------------------------|----------------|---|-----|---|---|--|
|--------------------------------------------------|----------------|---|-----|---|---|--|

# PIN FUNCTION DESCRIPTION

| Pin<br>SO-8, SO-8 EP | Pin<br>SO-20 W  | Symbol           | Description                |
|----------------------|-----------------|------------------|----------------------------|
| 1                    | 19              | V <sub>CC</sub>  | Supply Voltage             |
| 2                    | 20              | S <sub>i</sub>   | Input of Sense Comparator  |
| 3                    | 1               | V <sub>Z</sub>   | Output of Preregulator     |
| 4                    | 2               | C <sub>T</sub>   | Reset Delay Capacitor      |
| 5                    | 4–7, 14–17      | GND              | Ground                     |
| 6                    | 10              | Reset            | Output of Reset Comparator |
| 7                    | 11              | S <sub>O</sub>   | Output of Sense Comparator |
| 8                    | 12              | V <sub>out</sub> | Main Regulator Output      |
| _                    | 3, 8, 9, 13, 18 | NC               | No Connect                 |

#### TYPICAL CHARACTERIZATION CURVES



Figure 2. ESR Stability Border Vs. Output Current (Full ESR Range)



Figure 3. ESR Stability Border Vs. Output Current (Very Low ESR)



Figure 4. Output Voltage versus Junction Temperature



Figure 5. Output Voltage versus Supply Voltage



Figure 6. Dropout Voltage versus
Output Current



Figure 7. Dropout Voltage versus Junction Temperature

### TYPICAL CHARACTERIZATION CURVES (continued)



Figure 8. Quiescent Current versus
Output Current



Figure 9. Quiescent Current versus Supply Voltage



Figure 10. Reset Output versus Regulator Output Voltage



Figure 11. Reset Thresholds versus Junction Temperature



Figure 12. Sense Output versus Sense Input Voltage



Figure 13. Sense Thresholds versus Junction Temperature

#### **APPLICATION INFORMATION**

#### **Supply Voltage Transient**

High supply voltage transients can cause a reset output signal perturbation. For supply voltages greater than 8.0~V the circuit shows a high immunity of the reset output against supply transients of more than  $100~V/\mu s$ . For supply voltages

less than 8.0 V supply transients of more than 0.4 V/µs can cause a reset signal perturbation. To improve the transient behavior for supply voltages less than 8.0 V a capacitor at Pin 3 can be used. A capacitor at Pin 3 (C3  $\leq$  1.0 µF) also reduces the output noise.



NOTE: 1. For stability:  $C_s \ge$  1.0  $\mu\text{F}$ ,  $C_O \ge$  4.7  $\mu\text{F}$ , ESR < 10  $\Omega$  at 10 kHz

2. Recommended for application:  $C_s$  = 10  $\mu$ F,  $C_O$  = 10  $\mu$ F to 74  $\mu$ F @  $T_A$  = 125°C By using higher  $C_S$  it is possible to use higher  $C_O$ .

Figure 14. Application Schematic

#### **OPERATING DESCRIPTION**

The NCV4949A is a monolithic integrated low dropout voltage regulator. Several outstanding features and auxiliary functions are implemented to meet the requirements of supplying microprocessor systems in automotive applications. It is also suitable in other applications where the included functions are required. The modular approach of this device allows the use of other features and functions independently when required.

#### **Voltage Regulator**

The voltage regulator uses an isolated collector vertical PNP transistor as a regulating element. With this structure, very low dropout voltage at currents up to 100 mA is obtained. The dropout operation of the standby regulator is maintained down to 3.0 V input supply voltage. The output voltage is regulated up to a transient input supply voltage of 35 V.

A typical curve showing the standby output voltage as a function of the input supply voltage is shown in Figure 16.

The current consumption of the device (quiescent current) is less than 200  $\mu A$ .

To reduce the quiescent current peak in the undervoltage region and to improve the transient response in this region, the dropout voltage is controlled. The quiescent current as a function of the supply input voltage is shown in Figure 17.

#### Short Circuit Protection:

The maximum output current is internally limited. In case of short circuit, the output current is foldback current limited as described in Figure 15.



Figure 15. Foldback Characteristic of Vout



Figure 16. Output Voltage versus Supply Voltage



Figure 17. Quiescent Current versus Supply Voltage

#### Preregulator

To improve transient immunity a preregulator stabilizes the internal supply voltage to 6.0 V. This internal voltage is present at Pin 3 ( $V_Z$ ). This voltage should not be used as an output because the output capability is very small ( $\leq 100 \, \mu A$ ).

This output may be used to improve transient behavior for supply voltages less than 8.0 V. In this case a capacitor (100 nF  $-1.0 \,\mu\text{F}$ ) must be connected between Pin 3 and GND. If this feature is not used Pin 3 must be left open.

#### **Reset Circuit**

The block circuit diagram of the reset circuit is shown in Figure 18.

The reset circuit supervises the output voltage. The reset threshold of 4.5 V is defined by the internal reference voltage and standby output divider.

The reset pulse delay time  $t_{RD}$ , is defined by the charge time of an external capacitor  $C_T$ :

$$t_{RD} = \frac{C_T \, x \, 2.0 \, V}{2.0 \, \mu A}$$

The reaction time of the reset circuit originates from the discharge time limitation of the reset capacitor  $C_T$  and is proportional to the value of  $C_T$ . The reaction time of the reset circuit increases the noise immunity.



Figure 18. Reset Circuit

Output voltage drops below the reset threshold only marginally longer than the reaction time results in a shorter reset delay time.

The nominal reset delay time will be generated for output voltage drops longer than approximately 50 µs. The typical reset output waveforms are shown in Figure 19.



Figure 19. Typical Reset Output Waveforms

# **Sense Comparator**

The sense comparator compares an input signal with an internal voltage reference of typical 1.23 V. The use of an external voltage divider makes this comparator very flexible in the application.

It can be used to supervise the input voltage either before or after a protection diode and to provide additional information to the microprocessor such as low voltage warnings.

#### **ORDERING INFORMATION**

| Device        | Package                 | Shipping <sup>†</sup> |
|---------------|-------------------------|-----------------------|
| NCV4949ADR2G  | SOIC-8<br>(Pb-Free)     | 2500 / Tape & Reel    |
| NCV4949APDR2G | SOIC-8 EP<br>(Pb-Free)  | 2500 / Tape & Reel    |
| NCV4949ADWR2G | SOIC-20 WB<br>(Pb-Free) | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications,including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### SOIC-8 NB CASE 751-07 **ISSUE AJ**



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)

- 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
  PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL
  IN EXCESS OF THE D DIMENSION AT
  MAXIMUM MATERIAL CONDITION.
  6. 751-01 THRU 751-06 ARE OBSOLETE. NEW
  STANDARD IS 751-07.

|     | MILLIN | IETERS   | INC   | HES   |
|-----|--------|----------|-------|-------|
| DIM | MIN    | MAX      | MIN   | MAX   |
| Α   | 4.80   | 5.00     | 0.189 | 0.197 |
| В   | 3.80   | 4.00     | 0.150 | 0.157 |
| С   | 1.35   | 1.75     | 0.053 | 0.069 |
| D   | 0.33   | 0.51     | 0.013 | 0.020 |
| G   | 1.27   | 1.27 BSC |       | 0 BSC |
| Н   | 0.10   | 0.25     | 0.004 | 0.010 |
| J   | 0.19   | 0.25     | 0.007 | 0.010 |
| K   | 0.40   | 1.27     | 0.016 | 0.050 |
| М   | 0 °    | 8 °      | 0 °   | 8 °   |
| N   | 0.25   | 0.50     | 0.010 | 0.020 |
| S   | 5.80   | 6.20     | 0.228 | 0.244 |

### **SOLDERING FOOTPRINT\***



 $\left(\frac{\text{mm}}{\text{inches}}\right)$ SCALE 6:1

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### SOIC-8 EP CASE 751AC-01 **ISSUE B**



- NOTES:
  1. DIMENSIONS AND TOLERANCING PER ASME Y14.5M, 1994.
  2. DIMENSIONS IN MILLIMETERS (ANGLES IN DEGREES).
- 3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWAGLE

  0.08 MM TOTAL IN EXCESS OF THE "b"

  DIMENSION AT MAXIMUM MATERIAL

  CONDITION.
- DATUMS A AND B TO BE DETERMINED AT DATUM PLANE H.

| MILLIMETER  MIN MAX  A 1.35 1.77  A1 0.00 0.10  A2 1.35 1.80  b 0.31 0.55  b1 0.28 0.48  c 0.17 0.22  c1 0.17 0.22  D 4.90 BSC  E 6.00 BSC  E1 3.90 BSC  e 1.27 BSC                                       | 5           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| A 1.35 1.75 A1 0.00 0.10 A2 1.35 1.68 b 0.31 0.55 b1 0.28 0.44 c 0.17 0.25 c1 0.17 0.25 D 4.90 BSC E 6.00 BSC E1 3.90 BSC                                                                                 | 5 5 1 3     |
| A1 0.00 0.10 A2 1.35 1.66 b 0.31 0.5 b1 0.28 0.44 c 0.17 0.22 c1 0.17 0.22 D 4.90 BSC E 6.00 BSC E1 3.90 BSC                                                                                              | 5           |
| A2     1.35     1.68       b     0.31     0.5       b1     0.28     0.44       c     0.17     0.23       c1     0.17     0.23       D     4.90     BSC       E     6.00     BSC       E1     3.90     BSC | 5<br>1<br>3 |
| b 0.31 0.5<br>b1 0.28 0.48<br>c 0.17 0.28<br>c1 0.17 0.20<br>D 4.90 BSC<br>E 6.00 BSC<br>E1 3.90 BSC                                                                                                      | 1           |
| b1 0.28 0.44 c 0.17 0.25 c1 0.17 0.25 D 4.90 BSC E 6.00 BSC E1 3.90 BSC                                                                                                                                   | 3           |
| c         0.17         0.28           c1         0.17         0.23           D         4.90 BSC           E         6.00 BSC           E1         3.90 BSC                                                | _           |
| c1         0.17         0.20           D         4.90 BSC           E         6.00 BSC           E1         3.90 BSC                                                                                      | 5           |
| D 4.90 BSC<br>E 6.00 BSC<br>E1 3.90 BSC                                                                                                                                                                   |             |
| E 6.00 BSC<br>E1 3.90 BSC                                                                                                                                                                                 | 3           |
| E1 3.90 BSC                                                                                                                                                                                               |             |
|                                                                                                                                                                                                           |             |
| e 1.27 BSC                                                                                                                                                                                                |             |
|                                                                                                                                                                                                           |             |
| L 0.40 1.27                                                                                                                                                                                               | 7           |
| L1 1.04 REF                                                                                                                                                                                               |             |
| F 2.24 3.20                                                                                                                                                                                               | )           |
| <b>G</b> 1.55 2.5                                                                                                                                                                                         | 1           |
| <b>h</b> 0.25 0.50                                                                                                                                                                                        | )           |
| θ 0 ° 8                                                                                                                                                                                                   |             |

### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

SOIC-20 WB CASE 751D-05 ISSUE G



- 1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES
  PER ASME Y14.5M, 1994.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.35        | 2.65  |  |
| A1  | 0.10        | 0.25  |  |
| В   | 0.35        | 0.49  |  |
| С   | 0.23        | 0.32  |  |
| D   | 12.65       | 12.95 |  |
| Е   | 7.40        | 7.60  |  |
| е   | 1.27        | BSC   |  |
| Н   | 10.05       | 10.55 |  |
| h   | 0.25        | 0.75  |  |
| L   | 0.50        | 0.90  |  |
| θ   | 0°          | 7 °   |  |

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative