PRELIMINARY # PROCESSED TO MIL-STD-883, METHOD 5004, CLASS B, 16,384 x 1 BIT-DYNAMIC RAM MKB4516(P/J/E) - 80/81/82 #### **FEATURES** - □ Military temperature range: $-55^{\circ}C \le T_C \le +110^{\circ}C$ - Recognized industry standard 16-pin configuration from Mostek - ☐ Single +5 V (± 10%) supply operation - On chip substrate bias generator for optimum performance - 100 ns access time, 235 ns cycle time (MKB4516-80) 120 ns access time, 270 ns cycle time (MKB4516-81) 150 ns access time, 320 ns cycle time (MKB4516-82) - □ Common I/O capability using "early write" - □ Interchangeable with M2118 - Read, Write, Read-Write, Read-Modify-Write and Page-Mode capability - □ All inputs TTL compatible, low capacitance, and are protected against static charge - □ Scaled POLY 5 technology - ☐ Pin compatible with the MKB4564 (64K RAM) - □ 128 refresh cycles (2 msec) - ☐ Available to the DESC part number 8101501EX - ☐ Indefinite D<sub>OUT</sub> hold using CAS control #### DESCRIPTION The MKB4516 is a single +5 V power supply version of the industry standard MKB4116, 16,384 x 1 bit dynamic RAM. The high performance features of the MKB4516 are achieved by state-of-the-art circuit device techniques as well as utilization of Mostek's "Scaled POLY 5" process technology. Features include access times starting where the current generation 16K RAMs leave off, TTL compatibility, and +5 V operation. The MKB4516 is capable of a variety of operations including READ, WRITE, READ-WRITE, READ-MODIFY-WRITE, PAGE MODE, and REFRESH. The output of the MKB4516 can be held valid indefinitely by holding CAS active low. This is quite useful since a refresh cycle can be performed while holding data valid from a previous cycle. The MKB4516 is designed to be compatible with JEDEC standards for the 64K x 1 dynamic RAM. It is intended to extend the life cycle of the 16K RAM, as well as create new applications due to its superior performance. Compatibility with the MKB4564 will also permit a common board design to service both the MKB4516 and the MKB4564 (64K RAM) designs. The MKB4516 will therefore permit a smoother transition to the 64K RAM as the industry standard MKB4027 did for the MKB4116. The small memory user need no longer pay a three power supply penalty for achieving the economics of using dynamic RAM over static RAM with this new generation device. # PIN OUT Figure 1 ## **PIN FUNCTIONS** | | RAS Row Address Strobe WRITE Read/Write Input | |---------------------------|-----------------------------------------------| | D <sub>IN</sub> Data In | RFSH Refresh | | D <sub>OUT</sub> Data Out | V <sub>cc</sub> Power (+5 V) | | NC Not Connected | v <sub>ss</sub> GND | | | 1 | ### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on V <sub>CC</sub> Supply Relative to V <sub>SS</sub> | 2.0 V to +7.0 V | |---------------------------------------------------------------|-----------------| | Operating Temperature, T <sub>C</sub> (Case) | 55°C to +110°C | | Storage Temperature | | | Power Dissipation | | | Short Circuit Output Current | 50 mA | <sup>&</sup>quot;Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **RECOMMENDED DC OPERATING CONDITIONS** $(-55^{\circ}C \le T_C \le 110^{\circ}C)$ | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |-----------------|---------------------------------------------|------|-----|--------------------|-------|-------| | V <sub>cc</sub> | Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | 2 | | V <sub>IH</sub> | Input High (Logic 1) Voltage,<br>All Inputs | 2.4 | _ | V <sub>CC</sub> +1 | ٧ | 2 | | V <sub>IL</sub> | Input Low (Logic 0) Voltage, All Inputs | -2.0 | - | .8 | ٧ | 2,17 | # DC ELECTRICAL CHARACTERISTICS $(-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le 110^{\circ}\text{C})$ | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------|-------| | l <sub>CC1</sub> | OPERATING CURRENT Average power supply operating current (RAS, CAS cycling, t <sub>RC</sub> = t <sub>RC</sub> min.) | | 38 | mA | 3 | | l <sub>CC1</sub> | Operating Current (T <sub>C</sub> = 110°C) | | 30 | mA | 3,18 | | I <sub>CC2</sub> | STANDBY CURRENT Power supply standby current (RAS = CAS = V <sub>IH</sub> D <sub>OUT</sub> = High Impedance) | | 4 | mA | | | I <sub>CC3</sub> | RAS ONLY REFRESH CURRENT<br>Average Power Supply current, refresh mode<br>(RAS cycling, CAS = V <sub>IH</sub> ; t <sub>RC</sub> = min.) | | 32 | mA | 3 | | I <sub>CC4</sub> | PAGE MODE CURRENT Average power supply current, page mode operation (RAS = V <sub>IL</sub> , t <sub>RAS</sub> = t <sub>RAS</sub> max., CAS cycling; t <sub>PC</sub> = t <sub>PC</sub> min.) | | 35 | mA | 3 | | l <sub>I(L)</sub> | INPUT LEAKAGE Input leakage current, any input (0 V $\leq$ V <sub>IN</sub> $\leq$ +5.5 V, all other pins not under test = 0 volts | -10 | 10 | μΑ | | | I <sub>O(L)</sub> | OUTPUT LEAKAGE Output leakage current ( $D_{OUT}$ is disabled, $0 \text{ V} \leq V_{OUT} \leq +5.5 \text{ V}$ ) | -10 | 10 | μА | | | V <sub>OH</sub><br>V <sub>OL</sub> | OUTPUT LEVELS Output High (Logic 1) voltage (I <sub>OUT</sub> = -5 mA) Output Low (Logic 0) voltage (I <sub>OUT</sub> = 4.2 mA | 2.4 | 0.4 | V<br>V | | # AC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATION CONDITIONS (4, 5, 9) (-55°C $\leq$ T<sub>C</sub> $\leq$ 110°C), V<sub>CC</sub> = 5.0 V $\pm$ 10% | SYMBOL | | | MK4516-80 | | MK4516-81 | | MK4516-82 | | | | |------------------------------|------------------|--------------------------------------------|-----------|-----|-----------|-----|-----------|-----|-------|-------| | STD | ALT | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | t <sub>RELREL</sub> | t <sub>RC</sub> | Random read or write cycle time | 235 | | 270 | | 320 | | ns | 6 | | t <sub>RELREL</sub><br>(RMW) | t <sub>RMW</sub> | Read-modify-write cycle time | 285 | | 320 | | 410 | | ns | 6 | | t <sub>RELREL</sub> | t <sub>PC</sub> | Page mode cycle time | 125 | | 145 | | 190 | | ns | 6 | | t <sub>RELQV</sub> | t <sub>RAC</sub> | Access time from RAS | | 100 | | 120 | | 150 | ns | 7 | | t <sub>CELQV</sub> | t <sub>CAC</sub> | Access time from CAS | | 55 | | 65 | | 80 | ns | 8 | | t <sub>CEHOZ</sub> | t <sub>OFF</sub> | Output buffer<br>turn-off delay | 0 | 45 | 0 | 50 | 0 | 60 | ns | 9 | | t <sub>T</sub> | t <sub>T</sub> | Transition time (rise and fall) | 3 | 50 | 3 | 50 | 3 | 50 | ns | 5 | | t <sub>REHREL</sub> | t <sub>RP</sub> | RAS precharge time | 110 | | 120 | | 135 | | ns | | | t <sub>RELREH</sub> | t <sub>RAS</sub> | RAS pulse width | 115 | 10⁴ | 140 | 104 | 175 | 104 | ns | | | t <sub>CELREH</sub> | t <sub>RSH</sub> | RAS hold time | 70 | | 85 | | 105 | | ns | | | t <sub>RELCEH</sub> | <sup>t</sup> CSH | CAS hold time | 100 | | 120 | | 165 | | ns | | | t <sub>CELCEH</sub> | t <sub>CAS</sub> | CAS pulse width | 55 | 10⁴ | 65 | 104 | 95 | 10⁴ | ns | | | t <sub>RELCEL</sub> | <sup>t</sup> RCD | RAS to CAS delay time | 25 | 45 | 25 | 55 | 25 | 70 | ns | 10 | | <sup>t</sup> REHWX | t <sub>RRH</sub> | Read command hold time referenced to RAS | 0 | | 0 | | 0 | | ns | 11 | | t <sub>AVREL</sub> | t <sub>ASR</sub> | Row Address set-up time | 0 | | 0 | | 0 | | ns | | | t <sub>RELAX</sub> | t <sub>RAH</sub> | Row Address hold time | 15 | | 15 | | 15 | | ns | | | t <sub>AVCEL</sub> | t <sub>ASC</sub> | Column Address set-up time | 0 | | 0 | | 0 | | ns | | | t <sub>CELAX</sub> | t <sub>CAH</sub> | Column Address hold time | 15 | | 15 | | 20 | | ns | | | t <sub>RELA(C)X</sub> | t <sub>AR</sub> | Column Address hold time referenced to RAS | 60 | | 70 | | 90 | | ns | | | <sup>t</sup> WHCEL | t <sub>RCS</sub> | Read command set-up time | 0 | | 0 | | 0 | | ns | | | t <sub>CEHWX</sub> | t <sub>RCH</sub> | Read command hold time referenced to CAS | 0 | | 0 | | 0 | | ns | 11 | | t <sub>CELWX</sub> | twch | Write command hold time | 25 | | 30 | | 45 | | ns | | | <sup>t</sup> RELWX | t <sub>WCR</sub> | Write command hold time referenced to RAS | 70 | - | 85 | | 115 | | ns | | | t <sub>H</sub> | t <sub>WP</sub> | Write command pulse width | 25 | | 30 | | 50 | - | ns | | | t <sub>WLREH</sub> | t <sub>RWL</sub> | Write command to RAS lead time | 60 | - | 65 | | 110 | | ns | | | t <sub>WLCEH</sub> | t <sub>CWL</sub> | Write command to CAS lead time | 45 | | 50 | | 100 | | ns | | # AC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS (Continued) | SYMI | BOL | | MK4516-10 | | MK4516-12 | | MK4516-15 | | | - | |---------------------|------------------|--------------------------------------------------|-----------|-----|-----------|-----|-----------|-----|-------|-------| | STD | ALT | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | t <sub>DVCEL</sub> | t <sub>DS</sub> | Data-in set-up time | 0 | | 0 | | 0 | | ns | 12 | | t <sub>CELDX</sub> | t <sub>DH</sub> | Data-in hold time | 25 | | 30 | | 45 | | ns | 12 | | t <sub>RELDX</sub> | t <sub>DHR</sub> | Data-in hold time referenced to RAS | 70 | | 85 | | 115 | | ns | | | t <sub>CEHCEL</sub> | t <sub>CP</sub> | CAS precharge time<br>(for page mode cycle only) | 60 | | 70 | | 85 | | ns | | | t <sub>RVRV</sub> | t <sub>REF</sub> | Refresh period | | 2 | | 2 | | 2 | ms | | | t <sub>WLCEL</sub> | twcs | WRITE command set-up time | 0 | | 0 | | 0 | | ns | 13 | | t <sub>CELWL</sub> | t <sub>CWD</sub> | CAS to WRITE delay | 55 | | 65 | | 80 | | ns | 13 | | t <sub>RELWL</sub> | t <sub>RWD</sub> | RAS to WRITE delay | 100 | | 120 | | 150 | | ns | 13 | | t <sub>CEHREL</sub> | t <sub>CRP</sub> | CAS to RAS precharge time | 0 | | 0 | | 0 | | ns | | # **AC TEST CONDITIONS** | Input Levels | 0 V to 3.0 V | |--------------------------------|---------------| | Transition times | 5 ns | | Input timing reference level | 1.5 V | | Output timing reference levels | 0.8 V - 2.0 V | | Output load | See figure | # **OUTPUT LOAD** ### **CAPACITANCE** $(-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le 110^{\circ}\text{C}) \text{ (V}_{\text{CC}} = 5.0 \text{ V} \pm 10\%)$ | SYMBOL | PARAMETER | TYP | MAX | UNITS | NOTES | |-----------------|-----------------------------------------------------------|-----|-----|-------|-------| | C <sub>11</sub> | Input (A <sub>O</sub> - A <sub>5</sub> ), D <sub>IN</sub> | 4 | 5 | pF | 15 | | C <sub>12</sub> | Input RAS, CAS, WRITE | 8 | 10 | pF | 15 | | c <sub>o</sub> | Output (D <sub>OUT</sub> ) | 5 | 7 | pF | 15,16 | #### NOTES: - No user connection to Pin 1 (Leadless Chip Carrier only). This pin must be left floating. - 2. All voltages referenced to VSS. - 3. I<sub>CC</sub> is dependent on output loading and cycle rates. Specified values are obtained with the output open. - 4. An initial pause of 500 µs is required after power-up followed by any 8 RAS cycles before proper device operation is achieved. RAS may be cycled during the initial pause. - 5. $V_{IH}$ min. and $V_{IL}$ max are reference levels for measuring timing of Input signals. Transition times are measured between $V_{IH}$ and $V_{IL}$ . - 6. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range (-55°C $\leq$ T<sub>C</sub> $\leq$ +110°C) is assigned. - 7. Assumes that $t_{RCD} \le t_{RCD}$ (max). If $t_{RCD}$ is greater than the maximum recommended value shown in this table, $t_{RAC}$ will increase by the amount that $t_{RCD}$ exceeds the value shown. - 8. Assumes that t<sub>RCD</sub>≥ t<sub>RCD</sub> (max). - 9. topp max defines the time at which the output achieves the open circuit condition and is not referenced to $V_{\hbox{OH}}$ or $V_{\hbox{OL}}$ . - Operation within the t<sub>RCD</sub> (max) limit insures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the - specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by tCAC: - 11. Either tRRH or tRCH must be satisfied for a read cycle. - 12. These parameters are referenced to CAS leading edge in early write cycles and to WRITE leading edge in delayed write or read-modify-write. - 13. twcs. tcwp, and tqwp are restrictive operating parameters in READ/WRITE and READ/MODIFY/WRITE cycles only. If twcs ≥ twcs (min) the cycle is an EARLY WRITE cycle and the data output will remain open circuit throughout the entire cycle. If tcwp ≥ tcwp (min) and tqwp ≥ tqwp (min) the cycle is a READ/WRITE and the data output will contain data read from the selected cell. If neither of the above conditions are met the condition of the data out (at access time and until CAS goes back to V<sub>IH</sub>) is indeterminate. - 14. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transmit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner. - 15. Effective capacitance calculated from the equation $c = I \Delta T$ with $\Delta V = 3$ volts - and power supply at nominal level. This parameter is sample tested only. - 16. CAS = VIH DOUT. - 17. Includes the dc level and all instantaneous signal excursions. - 18. Power consumption decreases with increasing temperature. ## **READ CYCLE** Figure 2 "RAS-ONLY" REFRESH CYCLE NOTE: CAS = V<sub>IH</sub> WRITE = DON'T CARE Figure 5 # PAGE MODE READ CYCLE Figure 6 ### **OPERATION** The 14 address bits required to decode 1 of the 16,384 cell locations within the MKB4516 are multiplexed onto the 7 address inputs and latched into the on-chip address latches by externally applying two negative going TTL-level clocks. The first clock, Row Address Strobe (RAS), latches the 7 row addresses into the chip. The high-to-low transition of the second clock, Column Address Strobe (CAS), subsequently latches the 7 column addresses into the chip. Each of these signals, RAS and CAS, triggers a sequence of events which are controlled by different delayed internal clocks. The two clock chains are linked together logically in such a way that the address multiplexing operation is done outside of the critical timing path for read data access. The later events in the CAS clock sequence are inhibited until the occurence of a delayed signal derived from the RAS clock chain. This "gated CAS" feature allows the CAS clock to be externally activated as soon as the Row Address Hold specification (tpah) has been satisfied and the address inputs have been changed from Row address to Column address information. The "gated $\overline{\text{CAS}}$ " feature permits $\overline{\text{CAS}}$ to be acitvated at any time after $t_{\text{RAH}}$ and it will have no effect on the worst case data access time $(t_{\text{RAC}})$ up to the point in time when the delayed row clock no longer inhibits the remaining sequence of column clocks. Two timing endpoints result from the internal gating of $\overline{\text{CAS}}$ which are called $t_{\text{RCD}}$ (min) and $t_{\text{RCD}}$ (max). No data storage or reading errors will result if $\overline{\text{CAS}}$ is applied to the MKB4516 at a point in time beyond the $t_{\text{RCD}}$ (max) limit. However, access time will then be determined exclusively by the accesss time from $\overline{\text{CAS}}$ ( $t_{\text{CAC}}$ ) rather than from $\overline{\text{RAS}}$ ( $t_{\text{RAC}}$ ), and $\overline{\text{RAS}}$ access time will be lengthed by the amount that $t_{RCD}$ exceeds the $t_{RCD}$ (max) limit. #### Data Input/Output Data to be written into a selected cell is latched into an on-chip register by a combination of $\overline{WRITE}$ and $\overline{CAS}$ while $\overline{RAS}$ is active. The latter of $\overline{WRITE}$ or $\overline{CAS}$ to make its negative transition is the strobe for the Data In $(D_{IN})$ register. This permits several options in the write cycle timing. In a write cycle, if the $\overline{WRITE}$ input is brought low (active) prior to $\overline{CAS}$ being brought low (active), the $D_{IN}$ is strobed by $\overline{CAS}$ , and the Input Data set-up and hold times are referenced to $\overline{CAS}$ . If the input data is not available at $\overline{CAS}$ time (late write), or if it is desired that the cycle be a read-write or read-modify-write cycle the $\overline{WRITE}$ signal should be delayed until after $\overline{CAS}$ has made its negative transition. In this "delayed write cycle" the data input is set-up and hold times are referenced to the negative edge of $\overline{WRITE}$ rather than $\overline{CAS}$ . Data is retrieved from the memory in a read cycle by maintaining WRITE in the inactive or high state throughout the portion of the memory cycle in which both the RAS and CAS are low (active). Data read from the selected cell is available at the output port within the specified access time. The output data is the same polarity (not inverted) as the input data. ### **Data Output Control** The normal condition of the Data Output (D<sub>OUT</sub>) of the MK4516 is the high impedance (open circuit) state; anytime CAS is high (inactive) the D<sub>OUT</sub> pin will be floating. Once the output data port has gone active, it will remain valid until $\overline{\text{CAS}}$ is taken to the precharge (inactive high) state. ### Page Mode Operation The Page Mode feature of the MKB4516 allows for successive memory operations at multiple column locations within the same row address. This is done by strobing the row address into the chip and maintaining the $\overline{RAS}$ signal low (active) throughout all successive memory cycles in which the row address is common. The first success within a page mode operation will be available at $t_{RAC}$ or $t_{CAC}$ time, whichever is the limiting parameter. However, all successive accesses within the page mode operation will be available at $t_{CAC}$ time (referenced to $\overline{CAS}$ ). With the MKB4516, this results in as much as a 45% improvement in access times! Effective memory cycle times are also reduced when using page mode. The page mode boundary of a single MKB4516 is limited to the 128 column locations determined by all combinations of the seven column address bits. Operations within the page mode boundary need not be sequentially addressed and any combination of read-write and read-modify-write cycle are permitted within the page mode operation. #### Refresh Refresh of the dynamic cell matrix is accomplished by performing a memory cycle at all 128 combinations of the seven row address bits within each 2 ms interval. Although any normal memory cycle will perform the required refreshing, this function is most easily accomplished with "RAS-only" cycles.