RS TRUTH TABLE Not Delined Qn+1 ٥٠ NO ## CLOCKED TRUTH TABLE | C | D | Qn-1 | |---|---|------| | L | 0 | 0. | | н | L | L | | н | - | н | c cf · cc A crock of its Arctions franklished from a low to a high state $V_{CC1} = Pin 1$ $V_{CC2} = Pin 16$ VEF = Pin 8 $P_D = 235 \text{ mW typ/pkg (No Load)}$ $f_{TOO} = 160 \text{ MHz typ}$ ## Dual Type D Master-Slave Flip-Flop The MC10131 is a dual master-slave type D flip-flop. Asynchronous Set (S) and Reset (R) override Clock (CC) and Clock Enable ( $\overline{C}_E$ ) inputs. Each flip-flop may be clocked separately by holding the common clock in the low state and using the enable inputs for the clocking function. If the common clock is to be used to clock the flip-flop, the Clock Enable inputs must be in the low state. In this case, the enable inputs perform the function of controlling the common clock. The output states of the flip-flop change on the positive transition of the clock. A change in the information present at the data (D) input will not affect the output information at any other time due to master slave construction Input pulldown resistors eliminate the need to tie unused inputs to VEE. Output rise and fall times have been optimized to provide relaxation of system design and layout criteria.