# SANYO Semiconductors DATA SHEET An ON Semiconductor Company # LV8491CT — Piezo Actuator Driver IC #### Overview The LV8491CT is a piezoelectric actuator driver IC. It internally generates drive waveforms and this makes it possible to control piezoelectric actuators with simple instructions. #### **Features** - Actuators using piezoelectric elements can be driven and controlled simply by I<sup>2</sup>C communication. - Multiple patterns of drive waveform conditions can be set for before and after performing normal operation when executing the DRVPULSE instruction. - The piezoelectric drive waveforms are set externally by serial input signals using the I<sup>2</sup>C interface. The rising and falling timings are determined with clock count. - Startup/stop of the IC is controlled by ENIN register input through I<sup>2</sup>C communication. - The time for which the actuator is driven is determined with the drive frequency setting based on I<sup>2</sup>C communication. - BUSY output can be used to identify the operation/stop state of the actuator while output is present at the OUT pin. The BUSY signal can also be checked with the READ function controlled through I<sup>2</sup>C communication. - Built-in undervoltage detection and protection circuit, and register power-on reset function. ## **Specifications** **Absolute Maximum Ratings** at Ta = 25°C, GND = 0V | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------|-----------------------|--------------------------------|------------------------------|------| | | | Conditions | | | | Supply voltage | V <sub>CC</sub> max | | -0.5 to 5.0 | V | | Output current | I <sub>O</sub> max | | 300 | mA | | Peak output current 1 | I <sub>O</sub> peak 1 | t ≤ 1ms | 750 | mA | | Peak output current 2 | I <sub>O</sub> peak 2 | $t \le 10 \mu s$ | 1200 | mA | | Input signal voltage | V <sub>IN</sub> max | | -0.5 to V <sub>CC</sub> +0.5 | V | | Allowable dissipation | Pd | *Mounted on a specified board. | 350 | mW | | Operating temperature | Topr | | -30 to +85 | °C | | Storage temperature | Tstg | | -55 to +125 | °C | <sup>\*</sup> Specified board : $40\text{mm} \times 40\text{mm} \times 1.6\text{mm}$ , glass epoxy board. - Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use. - Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. # Allowable Operating Conditions at Ta = 25°C, GND = 0V | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------------|-----------------|------------|-------------------------|-------| | Supply voltage | VCC | | 2.2 to 3.3 | V | | Input signal voltage | V <sub>IN</sub> | | -0.3 to V <sub>CC</sub> | V | | Corresponding CLK input frequency | Fclk | | to 60 | MHz | | Maximum operating frequency | Ct max | | Set STP count × 512 | Times | # **Electrical Characteristics** at Ta = 25°C, $V_{CC} = 2.8V$ , GND = 0V, unless otherwise specified. | | | | - | | | | |---------------------------------------|-------------------|----------------------------------------------|-----------------------|---------|----------------------|------| | Dorometer | Cumbal | Conditions | | Ratings | | Unit | | Parameter | Symbol | Conditions | min | typ | max | Unit | | Standby mode current drain | I <sub>CC</sub> 0 | No CLK input, When SCL/SDA = L | | | 1.0 | μΑ | | Operating mode current drain | I <sub>CC</sub> 1 | CLK = 10MHz, When SCL/SDA = H | | 0.5 | 1.0 | mA | | High-level input voltage | VIH | $2.2V \le V_{CC} \le 3.3V$ SCL, SDA | 1.4 | | V <sub>CC</sub> +0.3 | V | | Low-level input voltage | V <sub>IL</sub> | $2.2V \le V_{CC} \le 3.3V$ SCL, SDA | -0.3 | | 0.4 | V | | CLK pin high-level input voltage | V <sub>IH</sub> 2 | CLK | 0.5×V <sub>CC</sub> | | V <sub>CC</sub> +0.3 | V | | CLK pin low-level input voltage | V <sub>IL</sub> 2 | CLK | -0.3 | | 0.2×V <sub>CC</sub> | V | | BUSY pin high-level output voltage | B <sub>O</sub> H | With no load | V <sub>CC</sub> -0.15 | | Vcc | V | | BUSY pin low-level output voltage | B <sub>O</sub> L | With no load | 0 | | 0.15 | V | | BUSY pin leakage current | BLK | | | | 1.0 | μΑ | | BUSY pin sink current | Blsk | BUSY pin voltage when BUSY is set low = 2.8V | 1.5 | 2.2 | | mA | | BUSY pin source current | Blso | BUSY pin voltage when BUSY is set high = 0V | 1.5 | 2.2 | | mA | | Low voltage detection voltage | Vres | V <sub>CC</sub> voltage | 1.8 | 2.0 | 2.2 | V | | Output block upper-side on resistance | RonP | | | 0.8 | 1.5 | Ω | | Output block lower-side on resistance | RonN | | | 0.6 | 1.2 | Ω | | Turn on time | TPLH | With no load *1 | | | 0.15 | μS | | Turn off time | TPHL | With no load *1 | | | 0.1 | μS | $<sup>^{\</sup>star}1$ : Rising time from 10 to 90% and falling time from 90 to 10% are specified with regard to the OUT pin voltage. # **Package Dimensions** unit: mm (typ) 3399 # **Pin Assignment** A1:SCL A2:SDA A3:GND A4:OUT1 A5:RFG B1:CLK B2:(NC) B3:BUSY B4:V<sub>C</sub>C B5:OUT2 Top view В Α # **Block Diagram** #### Value of the resistor connected to the RFG pin Inrush current flowing to the piezoelectric elements can be controlled in the LV8491CT by inserting a resistor between the RFG pin and GND potential. Since the resistance affects the actuator operation, the constant must be determined in a range from 0 to $3.3\Omega$ while monitoring the operation of the actuator. #### Capacitor on the VCC line Piezoelectric actuators are capacitive loads in electrical terms, and they operate units by charging and discharging the charges. Since the charge between the capacitor on the $V_{CC}$ line and piezoelectric elements is transferred, the capacitor must be mounted near the $V_{CC}$ pin. The capacitance of the capacitor required is determined by the capacitance of the piezoelectric element. A capacitance within a range that does not affect operation must be selected. # **Serial Bus Communication Specifications** I<sup>2</sup>C serial transfer timing conditions ## Standard mode | Parameter | symbol | Conditions | min | typ | max | unit | |---------------------------------------|--------|-----------------------------------------------------------|------|-----|------|------| | SCL clock frequency | fscl | SCL clock frequency | 0 | | 100 | kHz | | Data setup time | ts1 | Setup time of SCL with respect to the falling edge of SDA | 4.7 | | | μS | | | ts2 | Setup time of SDA with respect to the rising edge of SCL | 250 | | | ns | | | ts3 | Setup time of SCL with respect to the rising edge of SDA | 4.0 | | | μS | | Data hold time | th1 | Hold time of SCL with respect to the rising edge of SDA | 4.0 | | | μS | | | th2 | Hold time of SDA with respect to the falling edge of SCL | 0.06 | | | μS | | Pulse width | twL | SCL low period pulse width | 4.7 | | | μS | | | twH | SCL high period pulse width | 4.0 | | | μS | | Input waveform conditions | ton | SCL/SDA (input) rising time | | | 1000 | ns | | tof S0 | | SCL/SDA (input) falling time | | | 300 | ns | | Bus free time tbuf Interval between s | | Interval between stop condition and start condition | 4.7 | | | μS | # High-speed mode | Parameter | Symbol | Conditions | min | typ | max | unit | |--------------------------------------------------------------------------------|--------|-----------------------------------------------------------|------|-----|-----|------| | SCL clock frequency | fscl | Clock frequency of SCL | 0 | | 400 | kHz | | Data setup time | ts1 | Setup time of SCL with respect to the falling edge of SDA | 0.6 | | | μS | | | ts2 | Setup time of SDA with respect to the rising edge of SCL | 100 | | | ns | | | ts3 | Setup time of SCL with respect to the rising edge of SDA | 0.6 | | | μS | | Data hold time | th1 | Hold time of SCL with respect to the rising edge of SDA | 0.6 | | | μS | | | th2 | Hold time of SDA with respect to the falling edge of SCL | 0.06 | | | μS | | Pulse width | twL | SCL low period pulse width | 1.3 | | | μS | | | twH | SCL high period pulse width | 0.6 | | | μS | | Input waveform conditions | ton | SCL/SDA (input) rise time | | | 300 | ns | | | tof | SCL/SDA (input) fall time | | | 300 | ns | | Bus free time tbuf Interval between the stop condition and the start condition | | | | | | μS | # I<sup>2</sup>C bus transfer method Start and stop conditions The I<sup>2</sup>C bus requires that the state of SDA be preserved while SCL is high as shown in the timing diagram below during a data transfer operation. When data is not being transferred, both SCL and SDA are in the high state. The start condition is generated and access is started when SDA is changed from high to low while SCL and SDA are high. Conversely, the stop condition is generated and access is ended when SDA is changed from low to high while SCL is high. #### Data transfer and acknowledgement response After the start condition is generated, data is transferred one byte (8 bits) at a time. Any number of data bytes can be transferred consecutively. An ACK signal is sent to the sending side from the receiving side every time 8 bits of data are transferred. The transmission of an ACK signal is performed by setting the receiving side SDA to low after SDA at the sending side is released immediately after the clock pulse of SCL bit 8 in the data transferred has fallen low. After the receiving side has sent the ACK signal, if the next byte transfer operation is to receive only the byte, the receiving side releases SDA on the falling edge of the 9th clock of SCL. There are no CE signals in the $I^2C$ bus; instead, a 7-bit slave address is assigned to each device, and the first byte of the transfer data is allocated to the 7-bit slave address and to the command (R/W) which specifies the direction of subsequent data transfer. The READ function of the LV8491CT provides only the functionality to test the BUSY state. 7-bit address data is transferred sequentially starting at the MSB and the second and subsequent bytes are written if the state of the 8th bit is low and read if the state is high. In the LV8491CT, the slave address is stipulated to be "1110010.". #### WRITE mode timing #### READ mode timing #### Data transfer write format The slave address and Write command must be allocated to the first byte and the register address in the serial map must be designated in the second byte. For the third byte, data transfer is carried out to the address designated by the register address which is written in the second byte. Subsequently, if data continues, the register address value is automatically incremented for the fourth and subsequent bytes. Thus, continuous data transfer starting at the designated address is made possible. After the register address reaches 1Fh, the transfer address for the next byte is set to 00h. # **Serial Map** | | | | R | egister | Addres | ss | | | Data | | | | | | | | |-----|----|----|----|---------|--------|----|----|----|------|----|------|--------|------------|------------|-----------|---------------| | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | M/I | | | | VPULSE [6 | | | 1 | | 0 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | GATE | × | ENIN | CKSEL | | | [1:0] | INIT | | 1 | | | | | | | , | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | - | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | - | | | RST | | | | 1 - | | 2 | Ŭ | | | | | | · | Ů | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | GTAS | | <u> </u> | , , | | | 3 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | GTBR | _ | | | 1 - | | 4 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | | | GTBS | | | | 1 | | 5 | | | | | | • | , | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | | STP | | | | 1 | | 6 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | × | × | × | × | - | | V [7 : 4] | | | 7 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | • | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | × | × | | | | E1 [5 : 0] | | 1 - | | 8 | | | | | | | , | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | × | × | | | | A [5 : 0] | | 1 | | 9 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | , | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | × | × | | | | 3 [5 : 0] | | 1 - | | 10 | | | | | | | | , | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | . 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | × | × | | Ů | | C [5 : 0] | | | | 11 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | × | × | | | | ) [5 : 0] | | 1 - | | 12 | Ů | | | | | | ŭ | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | × | × | | | | E2 [5 : 0] | | 1 - | | 13 | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | × | × | | | NRP-E | [5 : 0] | | 1 | | 14 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | × | × | | | NRP-F | [5:0] | <u>I</u> | | | 15 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | × | × | | | | G [5 : 0] | | 1 | | 16 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | - | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | × | × | | | | H [5 : 0] | 1 | 1 | | 17 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | | 1 | NR1GTE | BR [7 : 0] | I | ı | I | | 18 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | | I. | NR1GTE | 3S [7 : 0] | l | l | | | 19 | | | | | | | | ľ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | | I | | NR2GTE | BR [7 : 0] | I | I. | 1 | | 20 | | | | | | | | ľ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | | | | NR2GTE | BS [7 : 0] | | | 1 | | 21 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | | | | NR3GTE | BR [7 : 0] | | | | | 22 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | | - | • | NR3GTE | BS [7:0] | • | • | | | 23 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | Default value | Upper : Register name Lower : Default value Continued on next page. Continued from preceding page. | | | | | egister | Addres | ss | | | | | | Da | ata | | | | |----|----|----|------|---------|---------|---------|----|----|------------------|----|----|--------|------------|----|----|----| | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | | | NR4GTE | BR [7 : 0] | | | | | 24 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | | | | NR4GTE | BS [7 : 0] | | | | | 25 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | | | | NR5GTE | BR [7 : 0] | | | | | 26 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | NR5GTE | BS [7 : 0] | | | | | 27 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | READ | mode | only re | egister | | | BUSY x x x x x x | | | | | | | | | 28 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Upper: Register name Lower: Default value #### NR drive pulse output #### Rise operation For example, when NRPULSE1 is set to 15, NRP-A to 3, NRP-B to 6, NRP-C to 9, and NRP-D to 12, one period of the NR start waveform (no GATE\_B output) is output, followed by three periods of the NR1 waveform, three periods of the NR2 waveform, three periods of the NR3 waveform, three periods of the NR5 waveform, and then STP x DRVPULSE periods of the steady-state waveform. When NRPULSE1 is set to 0, no NR pulse is generated and the same output as the normal DRVPULSE input is generated. In addition, when NRP-A and NRP-B are set the same value, the NR2 waveform is not output, and the NR3 waveform is output following the NR1 waveform. #### Fall operation The fall waveforms are output in order from the NR5 waveform to the NR1 waveform. The switching timing is set in the same manner as that for rise operation. #### NR drive waveform settings The settings are the same as those for the normal drive waveform. Drive waveforms are generated using the same parameters as the normal waveform for RST and GTAS, and the NR waveform setting values for GTBR and GTBS. #### Example: NR1 waveform #### NR start waveform NR waveform output control is as follows. When NRPULSE1 is set, a waveform without GATE\_B output is output in the first rise period. After that the waveforms set by NR are output in order from NR1. When there are no NR settings for rise operation (when NRPULSE = 0), the NR start waveform is not output. The same parameters as those of the normal waveform are referenced for RST and GTAS, and GTBR and GTBS are zero input waveforms. #### **Serial Mode Settings** | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----| D0 to D6: DRVPULSE [6:0] Operation count setting register. Specify a number from 0 to 127. The number of cyclic operations determined by <DRVPLUSE setting $> \times <$ STP setting> are performed. Additional data can be input and data is added up to the equivalent of total of 512 pulses. However, when the EN pin is set low or ENIN is set to 0, the DRVPULSE counter is in the reset state, so DRVPULSE input is not accepted. Output operation is performed when DRVPULSE input is recognized, and OUT output starts according to the waveform setting registers when the ACK signal is output after a 00h address instruction. | D7 | M/I | |----|-------| | 0 | ∞ | | 1 | macro | Operation direction switching \*Default Infinity distance direction Macro direction Operation direction switching register The operation count setting register is reset when the register is switched. To stop the operation of the unit, switch the M/I register and set DRVPULSE to 0 for input. This register is also used to set the direction of operation when the initialization sequence is to be performed. | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | D7 | 0 | D5 | D4 | D3 | D2 | D1 | D0 | |---|---|---|---|---|---|---|---|---|----|---|----|----|----|----|----|----| D0: Register for selecting whether the initialization sequence is to be performed when the ENIN input changes from 0 to 1. | D0 | INIT | |----|------------------------------------| | 0 | Initialization to be performed | | 1 | Initialization not to be performed | Initialization to be performed/not to be performed setting \*Default | D2 | D1 | RET | |-----|----|---------| | 0 | 0 | 2 times | | 0 | 1 | 1 time | | 1 | 0 | 3 times | | 1 1 | | 4 times | Number of initialization sequence swing back \*Default | D4 | D3 | CKSEL | |----|----|-------| | 0 | 0 | 1/4 | | 0 | 1 | 1/2 | | 1 | 0 | 1 | | 1 | 1 | 1 | Input clock division ratio switching \*Default 1/4 1/2 1 (no frequency division)1 (no frequency division) D5 : ENIN ENIN register is used to start up IC and to give a trigger for initialization. Output operation of the IC is performed only when ENIN is set to 1. | D7 | GATE | |----|-------| | 0 | MODE1 | | 1 | MODE2 | Gate mode operation \*Default Forward/reverse/braking Forward/reverse/standby STP7 to STP0 : Specifies the number of output pulse steps with regard to DRIVE input (1 to 256). Default = 1 The setting value range is handled as the data value plus 1. When data is input in 8-bit units (0 to 255), it is handled as an STP period of 1 to 256. | 7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | D3 | D2 | D1 | D0 | |---|---|---|---|---|---|---|---|---|---|---|---|---|----|----|----|----| INITMOV7 to INITMOV4: Sets the number of swing back of the initialization sequence to be performed (16 to 256). Default = 16 | D3 | D2 | D1 | D0 | | |----|----|----|----|--| | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | | | 0 | 0 | 1 | 0 | | | 0 | 0 | 1 | 1 | | | 0 | 1 | 0 | 0 | | | 0 | 1 | 0 | 1 | | | 0 | 1 | 1 | 0 | | | 0 | 1 | 1 | 1 | | | 1 | 0 | 0 | 0 | | | 1 | 0 | 0 | 1 | | | 1 | 0 | 1 | 0 | | | 1 | 0 | 1 | 1 | | | 1 | 1 | 0 | 0 | | | 1 | 1 | 0 | 1 | | | 1 | 1 | 1 | 0 | | | 1 | 1 | 1 | 1 | | | INIT7 to 4 | 16 to 256 | |------------|-----------| | 0 | 16 | | 1 | 32 | | 2 | 48 | | 3 | 64 | | 4 | 80 | | 5 | 96 | | 6 | 112 | | 7 | 128 | | 8 | 144 | | 9 | 160 | | 10 | 176 | | 11 | 192 | | 12 | 208 | | 13 | 224 | | 14 | 240 | | 15 | 256 | | | | | 8 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | D5 | D4 | D3 | D2 | D1 | D0 | |---|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----| | | | | | | | | | | | | | | | | | | NRPUL15 to NRPUL10: 0 to 63. Default = 0 Specifies the total number of output periods of the NR1 to NR5 drive waveforms during rise operation when multiple drive waveforms are output continuously during actuator operation. When set to 0, NR drive waveforms are not output during rise operation, and normal output operation is performed. NRP-A5 to NRP-A0: 0 to 63. Default = 0 This register specifies the first switching timing of the rise NR drive waveform. It determines the number of NR1 waveform output periods during rise operation. NRP-B5 to NRP-B0: 0 to 63. Default = 0 This register specifies the second switching timing of the rise NR drive waveform. The NR2 waveform is output for a number of periods equal to the difference between NRP-A and NRP-B. NRP-C5 to NRP-C0: 0 to 63. Default = 0 This register specifies the third switching timing of the rise NR drive waveform. The NR3 waveform is output for a number of periods equal to the difference between NRP-B and NRP-C. | 12 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | D5 | D4 | D3 | D2 | D1 | D0 | |----|---|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----| NRP-D5 to NRP-D0: 0 to 63. Default = 0 This register specifies the fourth switching timing of the rise NR drive waveform. The NR4 waveform is output for a number of periods equal to the difference between NRP-C and NRP-D, and the NR5 waveform is output for a number of periods equal to the difference between NRP-D and NRPUL1. When setting the rise NR drive waveforms, the setting values should in principle satisfy the following relationship. $NRP-A \le NRP-B \le NRP-C \le NRP-D$ (When this relationship is not satisfied, unintended drive waveforms may be output. However, this will not result in IC breakdowns or other damage.) NRPUL25 to NRPUL20: 0 to 63. Default = 0 Specifies the total number of output periods of the NR5 to NR1 drive waveforms during fall operation, when multiple drive waveforms are output continuously during actuator operation. When set to 0, NR drive waveforms are not output during fall operation, and operation stops. NRP-E5 to NRP-E0: 0 to 63. Default = 0 This register specifies the first switching timing of the fall NR drive waveform. It determines the number of NR5 waveform output periods during fall operation. NRP-F5 to NRP-F0: 0 to 63. Default = 0 This register specifies the second switching timing of the fall NR drive waveform. The NR4 waveform is output for a number of periods equal to the difference between NRP-E and NRP-F. NRP-G5 to NRP-G0: 0 to 63. Default = 0 This register specifies the third switching timing of the fall NR drive waveform. The NR3 waveform is output for a number of periods equal to the difference between NRP-F and NRP-G. NRP-H5 to NRP-H0: 0 to 63. Default = 0 This register specifies the fourth switching timing of the fall NR drive waveform. The NR2 waveform is output for a number of periods equal to the difference between NRP-G and NRP-H, and the NR1 waveform is output for a number of periods equal to the difference between NRP-H and NRPUL2. When setting the fall NR drive waveforms, the setting values should in principle satisfy the following relationship. $NRP\text{-}E \leq NRP\text{-}F \leq NRP\text{-}G \leq NRP\text{-}H$ (When this relationship is not satisfied, unintended drive waveforms may be output. However, this will not result in IC breakdowns or other damage.) | 18 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|---------------------------------------------|-------|-----------|---------|------------|------------|---------|---------|-------|----|----|----|----|----|----|----|----| | | | NR | 1GTBF | R7 to N | R1GTE | 3R0: 0 | to 255. | Defaul | t = 0 | * | | | | | | | | | | | ( | GATE_1 | B pulse | reset v | alue fo | r NR1 | wavefo | rm | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | 19 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | NR | 1GTBS | 57 to N | R1GTB | S0: 0 t | o 255. | Default | t = 0 | * | | | | | | | | | | | ( | GATE_1 | B pulse | set val | ue for l | NR1 wa | aveforn | n | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 20 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | NR2GTBR7 to NR2GTBR0: 0 to 255. Default = 0 | | | | | | | | | | | | | | | | | | | GATE_B pulse reset value for NR2 waveform | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 21 | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | NR2GTBS7 to NR2GTBS0: 0 to 255. Default = 0 | | | | | | | | | | | | | | | | | | | GATE_B pulse set value for NR2 waveform | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 22 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | NR3GTBR7 to NR3GTBR0: 0 to 255. Default = 0 | | | | | | | | | | | | | | | | | | | GATE_B pulse reset value for NR3 waveform | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 23 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | NR | 3GTBS | 57 to N | R3GTB | S0: 0 t | o 255. | Default | t = 0 | | | | | | | | | | | | ( | GATE_1 | B pulse | set val | ue for l | NR3 wa | aveforn | n | | | | | | | | | | | | | | 1 | 1 | ı | ı | 1 | ı | | | | | | | | | | 24 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | NR | 4GTBF | R7 to N | R4GTE | 3R0: 0 | to 255. | Defaul | t = 0 | | | | | | | | | | | | ( | GATE_1 | B pulse | reset v | alue fo | r NR4 | wavefo | rm | | | | | | | | | | | | | | 1 | 1 | ı | ı | 1 | | | | · | · | | | | | | 25 | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | NR | 4GTBS | 57 to N | R4GTB | SO: 0 t | o 255. | Default | t = 0 | | | | | | | | | | | | ( | GATE_1 | B pulse | set val | ue for l | NR4 wa | aveforr | n | | | | | | | | | | | _ | | | ı | ı | ı | ı | | | | | | | | | | | | 26 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | NR | 5GTBF | R7 to N | R5GTE | BR0: 0 | to 255. | Defaul | t = 0 | | | | | | | | | | | | ( | GATE_ | B pulse | reset v | alue fo | r NR5 | wavefo | rm | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | 27 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | NR | 5GTBS | 57 to N | R5GTB | SO: 0 t | o 255. | Default | t = 0 | | | | | | | | | | | | ( | GATE_1 | B pulse | set val | ue for l | NR5 wa | aveforr | n | | | | | | | | | | | | | | | | | | | | | 1 | T | 1 | 1 | | | | | 28 | | | | 1 | No registe | er address | 3 | | | D7 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | READ | on ( | lv re | egister l | ine. | | | | | | | | | | | | | | READ only register line. D7 : BUSY register Set to 1 when the IC is performing the output operation. Set to 0 when the IC stops the output operation. #### **Functional Description** 1 period: One period of OUT waveform operation is equivalent to one output operation. Initialization sequence (on or off and direction can be set by I<sup>2</sup>C): This is an internal sequence in which the actuator is moved to the initial position when the IC is started up. Switching the value of ENIN register from 0 to 1 starts the IC. The presence or absence of the initialization operation can be set using the initialization mode select register (INIT). If the initialization operation is specified, the direction of the initialization sequence can be set using the M/I register. - M/I register = 0: Initialization processing in infinity direction The IC performs the number of operations determined by STP setting period × INIT setting times in the infinite direction, then waits for the period equivalent to STP setting period × 4 times, and performs the number of swing back operations equal to STP setting period × RET setting times in the macro direction. - M/I register = 1: Auto macro operation in macro direction The IC performs the number of operations determined by STP setting period × INIT setting times in the macro direction, then waits for the period equivalent to STP setting periods × 4, and performs the number of swing back operations equal to STP period setting period × RET setting times in the infinity direction. #### CLK input: The input pin for the external CLK input that provides the reference time for generating drive waveforms. The frequency division ratio for $I^2C$ communication can be selected from 1/4, 1/2, and 1/1. Drive waveforms are generated by counting this frequency-divided clk pulses as the basic count unit. The LV8491CT supports frequency range of 10MHz to 60MHz depending on the frequency division ratio and counter settings. #### Register setting sequence example - (1) Apply V<sub>CC</sub>. - (2) Set up the register address 0x01 to 0x07 (setting up waveform and drive conditions) - (3) Set the ENIN register to 1 (initialization startup when the initialization sequence is enabled, or IC startup). - (4) AF operation starts (actuator operation instruction) according to the M/I and DRVPULSE settings. ### I<sup>2</sup>C communication during output operation I<sup>2</sup>C communication is possible to all registers during IC operation (during OUT output or when BUSY is high). However, note that when drive waveform settings are changed during actuator or other operation, unintended waveforms may be output. #### Actuator drive waveform settings: Configuration of piezoelectric actuator drive waveform #### Drive parameter settings The drive waveforms are set using four parameters: RST, GTAS, GTBR and GTBS. RST : Parameter determines the period, and sets the reference clock pulse count minus 1. GTAS : Parameter determines the time taken for the gate signal A to the falling edge from the reference point. Since the signal raises after two clock pulses from the reference, the Ta reference clock cycle count plus 1 is GTBR : Parameter determines the time taken for the gate signal B to the rising edge from the reference point. It sets the value obtained by adding the reference clock pulse count during the time from GTAS to "off." GTBS : Parameter determines the time taken for the gate signal B to the falling ewdge from the reference point. It sets the value obtained by adding the reference clock pulse count during the time from GTBR to "Tb." [Example of settings] When setting reference clock to 10 MHz, period to $13 \mu s$ , Ta to $2.0 \mu s$ , off to $0.3 \mu s$ , and Tb to $3.0 \mu s$ Since the reference clock time is $0.1 \mu s$ : The period is 130 clks. $\rightarrow$ Specify 129 (RST value of 130 -1). Ta is 20 clks. $\rightarrow$ Specify 21 (GTAS value of 20 + 1). off is 3 clks. $\rightarrow$ Specify 24 (GTBR value of 21 + 3). Tb is 30 clks. $\rightarrow$ Specify 54 (GTBS value of 24 + 30). ## **Timing charts** Enlarged view of the sequence of output signals Sequence of initial setting operation ("on" or "off" can be set by the serial settings.) When M/I register = $00 \rightarrow$ Movement toward infinity position When M/I register = $01 \rightarrow$ Movement toward macro position #### Sequence of operations triggered by DRVPULSE input #### Gate setting output logic - SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein. - SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law. - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd. - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. - Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above. This catalog provides information as of July, 2010. Specifications and information herein are subject to change without notice.