SNAS736B - JUNE 2017-REVISED MARCH 2018 LMX2595 # LMX2595 19-GHz Wideband PLLatinum™ RF Synthesizer With Phase Synchronization and JESD204B Support #### **Features** - 10-MHz to 19-GHz Output Frequency - -110 dBc/Hz Phase Noise at 100-kHz Offset With 15-GHz Carrier - 45-fs rms Jitter at 7.5 GHz (100 Hz to 100 MHz) - **Programmable Output Power** - PLL Key Specifications - Figure of Merit: -236 dBc/Hz - Normalized 1/f Noise: -129 dBc/Hz - High Phase Detector Frequency - 400-MHz Integer Mode - 300-MHz Fractional Mode - 32-bit Fractional-N Divider - Remove Integer Boundary Spurs With Programmable Input Multiplier - Synchronization of Output Phase Across Multiple **Devices** - Support for SYSREF With 9-ps Resolution Programmable Delay - Frequency Ramp and Chirp Generation Ability for **FMCW Applications** - < 20-µs VCO Calibration Speed - 3.3-V Single Power Supply Operation ## Applications - 5G and mm-Wave Wireless Infrastructure - Test and Measurement Equipment - Radar - MIMO - Phased Array Antennas and Beam Forming - High-Speed Data Converter Clocking (Supports JESD204B) ## 3 Description LMX2595 The high-performance, synthesizer that can generate any frequency from 10 MHz to 19 GHz. An integrated doubler is used for frequencies above 15 GHz. The high performance PLL with figure of merit of -236 dBc/Hz and highphase detector frequency can attain very low in-band noise and integrated jitter. The high speed N-divider has no pre-divider, thus significantly reducing the amplitude and number of spurs. There is also a programmable input multiplier to mitigate integer boundary spurs. The LMX2595 allows users to synchronize the output of multiple devices and also enables applications that need deterministic delay between input and output. A frequency ramp generator can synthesize up to 2 segments of ramp in an automatic ramp generation option or a manual option for maximum flexibility. The fast calibration algorithm allows changing frequencies faster than 20 µs. The LMX2595 adds support for generating or repeating SYSREF (compliant to JESD204B standard) making it an ideal low-noise clock source for high-speed data converters. Fine delay adjustment (9-ps resolution) is provided in this configuration to account for delay differences of board traces. The output drivers within LMX2595 deliver output power as high as 7 dBm at 15-GHz carrier frequency. The device runs from a single 3.3-V supply and has integrated LDOs that eliminate the need for on-board low noise LDOs. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | LMX2595 | VQFN (40) | 6.00 mm × 6.00 mm | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### **Simplified Schematic** # **Table of Contents** | 1 | Features 1 | 7.5 Programming | |---|--------------------------------------|---------------------------------------------------------| | 2 | Applications 1 | 7.6 Register Maps and Descriptions38 | | 3 | Description 1 | 8 Application and Implementation 57 | | 4 | Revision History2 | 8.1 Application Information 57 | | 5 | Pin Configuration and Functions 4 | 8.2 Typical Application 59 | | 6 | Specifications6 | 9 Power Supply Recommendations 62 | | ٠ | 6.1 Absolute Maximum Ratings | 10 Layout 63 | | | 6.2 ESD Ratings | 10.1 Layout Guidelines 63 | | | 6.3 Recommended Operating Conditions | 10.2 Layout Example 64 | | | 6.4 Thermal Information | 11 Device and Documentation Support 65 | | | 6.5 Electrical Characteristics | 11.1 Device Support | | | 6.6 Timing Requirements | 11.2 Documentation Support | | | 6.7 Typical Characteristics | 11.3 Receiving Notification of Documentation Updates 65 | | 7 | Detailed Description | 11.4 Community Resources65 | | • | 7.1 Overview | 11.5 Trademarks65 | | | 7.2 Functional Block Diagram | 11.6 Electrostatic Discharge Caution65 | | | 7.3 Feature Description | 11.7 Glossary65 | | | 7.4 Device Functional Modes | 12 Mechanical, Packaging, and Orderable Information66 | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | langes from Revision A (August 2017) to Revision B | Page | |----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | • | Changed all the VCO Gain typical values in the <i>Electrical Characteristics</i> table. This is due to improved measurement methods and NOT a change in the device itself. | 10 | | • | Moved the high-level output voltage parameter V <sub>CC</sub> – 0.4 value from the MAX column to the MIN | 10 | | • | Moved the high-level output current parameter 0.4 value from the MIN column to the MAX | 10 | | • | Changed data is clocked out on MUXout, not SDI pin | 11 | | • | Added comment that OSCin is clocked on rising edges of the signal. and reformatted with bulleted list | 17 | | • | Added description of the state machine clock | 18 | | • | Changed example from 200MHz/ 2^32 to 200 MHz/(2^32-1) | 19 | | • | Changed LD_DLY description in Table 4 and removed duplicated text in the Lock Detect section | 19 | | • | Changed name from VCO_AMPCAL to VCO_DACISET_STRT | 21 | | • | Added more programmable settings to Table 5 | 21 | | • | Changed VCO Gain Table | <mark>22</mark> | | • | Added that OUTx_PWR states 32 to 47 are redundant and reworded section. | 23 | | • | Added term "IncludedDivide" for clarity | 24 | | • | Changed Fixed Diagram to show SEG0,SEG1,SEG2,and SEG3 | 25 | | • | Changed included channel divide to IncludedDivide and 2 X SEG0 to 2 X SEG1. Also clarified IncludedDivide calculations | 27 | | • | Added more description on conditions for phase adust. | | | • | Changed text from: (VCO_PHASE_SYNC=1) to: (VCO_PHASE_SYNC=0) | | | • | Changed text so the user does not incorrectly assume that MASH_SEED varies from part ot part | | | • | Changed the RAMP_THRESH programming from: 0 to $\pm 2^{32}$ to: 0 to $\pm 2^{33} - 1$ | | | • | Removed comment that RAMP_TRIG_CAL only applies in automatic ramping mode | | | • | Changed the RAMP_LOW and _HIGH programming from: 0 to $\pm 2^{31}$ to: 0 to $\pm 2^{33} - 1$ | | | • | Changed description to be in terms of state machine cycles | | | • | Changed RAMP_MODE to RAMP_MANUAL in the Manual Pin Ramping and Automatic Ramping sections | 29 | Submit Documentation Feedback Copyright © 2017–2018, Texas Instruments Incorporated # **Revision History (continued)** | • | Added that the RampCLK pin input is re-clocked to the phase detector frequency. | 29 | |----|---------------------------------------------------------------------------------------------------------------------------------------|------| | • | Added that RampDir rising edges should be targeted away from rising edges of RampCLK pin | 29 | | • | Changed programming enumerations for RAMP0_INC and RAMP1_INC | 31 | | • | Changed programming enumerations for RAMP_THRESH, RAMPx_LEN, and RAMP1_INC | 32 | | • | Changed Figure 30 | 32 | | • | Changed SysRef description | 33 | | • | Added divide by 2 to figure. | 33 | | • | Changed some entries in the table. | 33 | | • | Changed f <sub>INTERPOLATOR</sub> SYSREF setup equation in Table 19 | 33 | | • | Changed SysRef delay from: 224 and 225 to: 225 and 226 | 34 | | • | Changed "generator" mode to "master" mode. They mean the same thing. | 34 | | • | Changed description for SYSREF_DIV | 34 | | • | Changed Figure 32 | 35 | | • | Changed wording for repeater mode and master mode | 36 | | • | Changed description of a few of the steps. | 37 | | • | Changed typo in R17 and R19 | 46 | | • | Deleted reference to VCO_SEL_STRT_EN, this is always 1 | 46 | | • | Added VCO_SEL_STRT_EN reference. This is always 1. | 46 | | • | Changed the enumerations 0-3 and added content to the INPIN_LVL field description | | | • | Added Divide by 1' to SYSREF_DIV_PRE register description. Also fixed mispelling its name | 50 | | • | Deleted redundant formula for Fout and also clarified SYSREF_DIV starts at 4 and counts by 2 | | | • | Deleted reference to VCO_CAPCTRL_EN, which is always 1 and clarified | | | • | Changed text from: f <sub>MAX</sub> to: f <sub>HIGH</sub> | | | • | Changed text from: RAMP_LIMIT_LOW= $2^{32}$ - ( $f_{LOW}$ - $f_{VCO}$ ) / $f_{PD}$ × 16777216 to: RAMP_LIMIT_LOW= $2^{33}$ - 16777216 | | | | $x (f_{VCO} - f_{LOW}) / f_{PD}$ | | | • | Removed the OSCin Configuration table and added content to the OSCin Configuration section | 57 | | • | Changed pin 27 recommendation from 10 µF to 1 µF in Figure 52 | 59 | | | | | | CI | nanges from Original (June 2017) to Revision A | Page | | _ | | | | • | Clarified that output power assumes that load is matched and losses are de-embedded. | | | • | Changed "SDA" pin name mispelled. Should be "SDI". Also fixed in timing diagrams. Also added CE Pin | | | • | Swapped SDI and SCK in diagram. | | | • | Added section on Fine Tune Adjustments | | | • | Added INPIN_IGNORE, INPIN_LVL, and INPIN_HYST | | | • | Removed RAMP0_FL from register map. | | | • | Clarified MASH_RESET_N. 0 = RESET (integer mode), 1 = Fractional mode | | | • | Changed OUT_ISEL to OUTI_SET | | | • | Added section for input register descriptions | | | • | Fixed TYPO table to match main register map. | | | • | Corrected RAMP_BURST_TRIG description to match other place in data sheet | | | • | Removed duplicate error in R101[2] | | | • | | | | | Changed RAMP1_INC from RAMP0 to RAMP1. | 55 | | • | Changed RAMP1_INC from RAMP0 to RAMP1. Clarified that the delay was in state machine cycles. | | # 5 Pin Configuration and Functions ## **Pin Functions** | P | PIN | | | |-----------------------------|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | I/O | DESCRIPTION | | 1 | CE | Input | Chip enable input. Active HIGH powers on the device. | | 2, 4, 25, 31,<br>34, 39, 40 | GND | Ground | VCO ground | | 3 | VbiasVCO | Bypass | VCO bias. Requires connecting 10-μF capacitor to VCO ground. Place close to pin. | | 5 | SYNC | Input | Phase synchronization pin. Has programmable threshold. | | 6, 14 | GND | Ground | Digital ground | | 7 | VccDIG | Supply | Digital supply. TI recommends bypassing with a 0.1-µF capacitor to digital ground. | | 8 | OSCinP | Input | Reference input clock (+). High-impedance self-biasing pin. Requires AC coupling capacitor. (0.1 $\mu$ F recommended) | | 9 | OSCinM | Input | Reference input clock (–). High impedance self-biasing pin. Requires AC coupling capacitor. (0.1 $\mu$ F recommended) | | 10 | VregIN | Bypass | Input reference path regulator output. Requires connecting 1 $\mu\text{F}$ capacitor to ground. Place close to pin. | | 11 | VccCP | Supply | Charge pump supply.TI recommends bypassing with a 0.1-µF capacitor to charge pump ground. | | 12 | CPout | Output | Charge pump output. TI recommends connecting C1 of loop filter close to pin. | | 13 | GND | Ground | Charge pump ground | | 15 | VccMASH | Supply | Digital supply. TI recommends bypassing with a 0.1-μF and 10-μF capacitor to digital ground. | | 16 | SCK | Input | SPI clock. High impedance CMOS input. 1.8-V to 3.3-V logic. | | 17 | SDI | Input | SPI data. High impedance CMOS input. 1.8-V to 3.3-V logic. | | 18 | RFoutBM | Output | Differential output B (–). Requires pullup (typically 50- $\Omega$ resistor) to V <sub>CC</sub> as close as possible to pin. Can be used as an output signal or SYSREF output. | | 19 | RFoutBP | Output | Differential output B (+). Requires pullup (typically 50- $\Omega$ resistor) to V <sub>CC</sub> as close as possible to pin. Can be used as an output signal or SYSREF output. | | 20 | MUXout | Output | Multiplexed output pin — lock detect, readback, diagnostics, ramp status | | 21 | VccBUF | Supply | Output buffer supply. TI recommends bypassing with a 0.1-µF capacitor to RFout ground. | | 22 | RFoutAM | Output | Differential output A (–). Requires connecting $50-\Omega$ resistor pullup to Vcc as close as possible to pin. | | 23 | RFoutAP | Output | Differential output A (+). Requires connecting $50-\Omega$ resistor pullup to Vcc as close as possible to pin. | | 24 | CSB | Input | SPI latch. Chip Select Bar . High-impedance CMOS input. 1.8-V to 3.3-V logic. | | 26 | VccVCO2 | Supply | VCO supply. TI recommends bypassing with a 0.1-μF and 10-μF capacitor to VCO ground. | | 27 | VbiasVCO2 | Bypass | VCO bias. Requires connecting 1-μF capacitor to VCO ground. | | 28 | SysRefReq | Input | SYSREF request input for JESD204B support | | 29 | VrefVCO2 | Bypass | VCO supply reference. Requires connecting 10-μF capacitor to VCO ground. | | 30 | RampClk | Input | Input pin for ramping mode that can be used to clock the ramp in manual ramping mode or as a trigger input. | | 32 | RampDir | Input | Input pin for ramping mode that can be used to change ramp direction in manual ramping mode or as a trigger input. | | 33 | VbiasVARAC | Bypass | VCO Varactor bias. Requires connecting 10-μF capacitor to VCO ground. | | 35 | Vtune | Input | VCO tuning voltage input | | 36 | VrefVCO | Bypass | VCO supply reference. Requires connecting 10-μF capacitor to ground. | | 37 | VccVCO | Supply | VCO supply. Recommend bypassing with 0.1-μF and 10-μF capacitor to ground. | | 38 | VregVCO | Bypass | VCO regulator node. Requires connecting 1-µF capacitor to ground. | | DAP | GND | Ground | Die Attached Pad. Used for RFout ground. | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------|----------------------|------|-----|------| | $V_{CC}$ | Power supply voltage | -0.3 | 3.6 | V | | $T_{J}$ | Junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±750 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500 V HBM is possible with the necessary precautions. Pins listed as ±XXX V may actually have higher performance. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|----------------------|------|-----|------|------| | $V_{CC}$ | Power supply voltage | 3.15 | 3.3 | 3.45 | ٧ | | T <sub>A</sub> | Ambient temperature | -40 | 25 | 85 | ô | | TJ | Junction Temperature | | | 125 | ů | #### 6.4 Thermal Information | | | LMX2595 | | |------------------------|-----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RHA (VQFN) | UNIT | | | | 40 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 30.5 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance (2) | 15.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 5.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 5.3 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 0.9 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. (2) DAP <sup>(2)</sup> JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250 V CDM is possible with the necessary precautions. Pins listed as ±YYY V may actually have higher performance. ## 6.5 Electrical Characteristics | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | | |--------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------|------|---------|-----| | POWER | SUPPLY | | | | | | | | | V <sub>CC</sub> | Supply voltage | | | 3.15 | 3.3 | 3.45 | V | | | I <sub>CC</sub> | Supply current | OUTA_MUX = OUTB_M<br>OUTA_PWR = 31, CPG<br>f <sub>OSC</sub> = f <sub>PD</sub> = 100 MHz, f <sub>V</sub> | OUTA_PD = 0, OUTB_PD = 1<br>OUTA_MUX = OUTB_MUX = 1<br>OUTA_PWR = 31, CPG=7<br>$f_{OSC} = f_{PD} = 100 \text{ MHz}, f_{VCO} = f_{OUT} = 14 \text{ GHz}$<br>$f_{OOUT} = 3 \text{ dBm with } 50-\Omega \text{ resistor pullup}$ | | 340 | | mA | | | | Power on reset current | RESET=1 | | | 170 | | | | | | Power down current | POWERDOWN=1 | | 5 | | | | | | OUTPUT | CHARACTERISTICS | | | | | | | | | | | 50-Ω resistor pullup | f <sub>OUT</sub> = 8 GHz | | 5 | | | | | Dour | Single-ended output power <sup>(1)(2)</sup> | OUTx_PWR = 50 | f <sub>OUT</sub> = 15 GHz | | 2 | | dBm | | | Pout | origic chaca output power | 1-nH inductor pullup | f <sub>OUT</sub> = 8 GHz | | 10 | | abiii | | | | | OUTx_PWR = 50 | f <sub>OUT</sub> = 15 GHz | | 7 | | | | | D | | 50-Ω resistor pullup<br>OUTx PWR = 20 | f <sub>OUT</sub> = 15 GHz | | 0 | | | | | | _ | Single-ended output power with | VCO2X_EN = 1 | f <sub>OUT</sub> = 19 GHz | | -4 | | 15 | | P <sub>OUT</sub> | doubler enabled | doubler enabled 1-nH | 1-nH inductor pullup | f <sub>OUT</sub> = 15 GHz | | 6 | | dBm | | | | OUTx_PWR = 20<br>VCO2X_EN = 1 | f <sub>OUT</sub> = 19GHz | | -1 | | | | | f <sub>VCO2X</sub> | VCO doubler Output Range | VCO Doubler Enabled | | 15 | | 19 | GHz | | | L <sub>VCO2X</sub> | VCO Doubler Noise floor | $50-\Omega$ resistor pullup OUTx_PWR = 20 | f <sub>OUT</sub> = 18 GHz | | -148 | | dBc/Hz | | | Xtalk | Isolation between outputs A and B. Measured on output A | OUTA_MUX = VCO<br>OUTB_MUX = channel of | divider | | -50 | | dBc | | | H1/2 | 1/2 Haromnic Spur | OUTA_MUX=VCO2X<br>f <sub>VCO</sub> = 9 GHz | | | -10 | | dBc | | | H2 | Second harmonic <sup>(2)</sup> | OUTA_MUX = VCO<br>f <sub>VCO</sub> = 8 GHz | | | -20 | | dBc | | | ПΖ | Second narmonic | OUTA_MUX = VCO<br>f <sub>VCO</sub> = 11 GHz | | | -30 | | uвс | | | НЗ | Third harmonic <sup>(2)</sup> | OUTA_MUX = VCO<br>f <sub>VCO</sub> = 8 GHz | | | <b>–</b> 50 | | dBc | | | INPUT S | IGNAL PATH | | | | | | | | | food | Reference input frequency | OSC_2X = 0 | | 5 | | 1400 | MHz | | | f <sub>OSCin</sub> | Reference input frequency | OSC_2X = 1 | | 5 | | 200 | | | | V <sub>OSCin</sub> | Reference input voltage | AC-coupled required (3) | | 0.2 | | 2 | Vpp | | | £ | Multiplier frequency (only | Input range | | 30 | | 70 | N 41 1- | | | f <sub>MULT</sub> | applies when multiplier is enabled) | Output range | | 180 | | 250 | MHz | | | PHASE I | DETECTOR AND CHARGE PUMP | | | | | | | | | | | Integer mode | FRAC_ORDER = 0 | 0.125 | | 400 | | | | f <sub>PD</sub> | Phase detector frequency <sup>(3)</sup> | Fractional mode | FRAC_ORDER = 1, 2, 3 | 5 | | 300 | MHz | | | | | | FRAC_ORDER = 4 | 5 | | 240 | | | <sup>(1)</sup> Single ended output power obtained after de-embedding microstrip trace losses and matching with a manual tuner. Unused port terminated to 50 ohm load. <sup>(2)</sup> Output power, spurs, and harmonics can vary based on board layout and components. <sup>(3)</sup> For lower VCO frequencies, the N divider minimum value can limit the phase-detector frequency. ## **Electrical Characteristics (continued)** $3.15~V \le V_{CC} \le 3.45~V, -40^{\circ}C \le T_{A} \le +85^{\circ}C.$ Typical values are at $V_{CC} = 3.3~V, 25^{\circ}C$ (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------------|----------------------------------------------------------------------------|------------------------------------------------------------|-----|------|-----|--------|--| | | Charge-pump leakage current | CPG = 0 | | 15 | | nA | | | | | CPG = 4 | | 3 | | | | | | Effective charge pump current. This is the sum of the up and down currents | CPG = 1 | 6 | | | | | | I <sub>CPout</sub> | | CPG = 5 | | 9 | | mA | | | | | CPG = 3 | | 12 | | | | | | | CPG = 7 | | 15 | | İ | | | PN <sub>PLL_1/f</sub> | Normalized PLL 1/f noise | 400 MHz ( 40 OHz(4) | | -129 | | dBc/Hz | | | PN <sub>PLL_flat</sub> | Normalized PLL noise floor | $f_{PD} = 100 \text{ MHz}, f_{VCO} = 12 \text{ GHz}^{(4)}$ | | -236 | | dBc/Hz | | <sup>(4)</sup> The PLL noise contribution is measured using a clean reference and a wide loop bandwidth and is composed into flicker and flat components. PLL\_flat = PLL\_FOM + 20 × log(Fvco/Fpd) + 10 × log(Fpd / 1Hz). PLL\_flicker (offset) = PLL\_flicker\_Norm + 20 × log(Fvco / 1GHz) – 10 × log(offset / 10kHz). Once these two components are found, the total PLL noise can be calculated as PLL\_Noise = 10 × log(10 PLL\_Flat / 10 + 10 PLL\_flicker / 10) ## **Electrical Characteristics (continued)** $3.15~V \le V_{CC} \le 3.45~V, -40^{\circ}C \le T_{A} \le +85^{\circ}C.$ Typical values are at $V_{CC} = 3.3~V, 25^{\circ}C$ (unless otherwise noted). | | PARAMETER | TEST | CONDITIONS | MIN TYP MA | X UNIT | |-------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------|--------| | VCO CHA | ARACTERISTICS | | | | | | | VCO1<br>$f_{VCO} = 8 \text{ GHz}$<br>VCO2<br>$f_{VCO} = 9.2 \text{ GHz}$ | 10 kHz 100 kHz 1 MHz 10 MHz 90 MHz 10 kHz 100 kHz 1 MHz 1 MHz | - 80 - 107 - 128 - 148 - 157 - 79 - 105 - 127 - 147 | | | | | | VCO3<br>f <sub>VCO</sub> = 10.3 GHz | 90 MHz 10 kHz 100 kHz 1 MHz 10 MHz 90 MHz | - 157<br>- 77<br>- 104<br>- 126<br>- 147<br>- 157 | | | PN <sub>VCO</sub> | VCO phase noise | VCO4<br>f <sub>VCO</sub> = 11.3 GHz | 10 kHz<br>100 kHz<br>1 MHz<br>10 MHz<br>90 MHz | - 76<br>- 103<br>- 125<br>- 145<br>- 158 | dBc/Hz | | | | VCO5<br>f <sub>VCO</sub> = 12.5 GHz | 10 kHz<br>100 kHz<br>1 MHz<br>10 MHz<br>90 MHz | - 74<br>- 100<br>- 123<br>- 144<br>- 157 | | | | | VCO6<br>f <sub>VCO</sub> = 13.3 GHz | 10 kHz<br>100 kHz<br>1 MHz<br>10 MHz<br>90 MHz | - 73<br>- 100<br>- 122<br>- 143<br>- 155 | | | | | VCO7<br>f <sub>VCO</sub> = 14.5 GHz | 10 kHz<br>100 kHz<br>1 MHz<br>10 MHz<br>90 MHz | - 73<br>- 99<br>- 121<br>- 143<br>- 152 | | | VCOCAL | VCO calibration speed, switch across the entire frequency band, f <sub>OSC</sub> = 200 MHz, f <sub>PD</sub> = 100 MHz | No assist Partial assist Close frequency Full assist | 1 | 50<br>35<br>20<br>5 | μs | <sup>(5)</sup> See Application and Implementation for more details on the different VCO calibration modes. ## **Electrical Characteristics (continued)** $3.15 \text{ V} \le \text{V}_{\text{CC}} \le 3.45 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}.$ Typical values are at $\text{V}_{\text{CC}} = 3.3 \text{ V}, 25^{\circ}\text{C}$ (unless otherwise noted). | | PARAMETER | TEST CON | NDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------|----------------------------------------|--------------------------------------------|-----------------------|-----|------|-----------| | | | 8 GHz | | | 92 | | | | | | 9.2 GHz | | | 91 | | | | | | 10.3 GHz | | 115 | | | | | K <sub>VCO</sub> | VCO Gain | 11.3 GHz | | | 121 | | MHz/V | | | | 12.5 GHz | | | 195 | | | | | | 13.3 GHz | | | 190 | | | | | | 14.5 GHz | 4.5 GHz | | | | | | ΔT <sub>CL</sub> | Allowable temperature drift when VCO is not re-calibrated | RAMP_EN = 0 or RAMP_ | RAMP_EN = 0 or RAMP_MANUAL= 1 | | | | °C | | H2 | VCO second harmonic | f <sub>VCO</sub> = 8 GHz, divider disa | f <sub>VCO</sub> = 8 GHz, divider disabled | | | | dD.a | | НЗ | VCO third haromonic | f <sub>VCO</sub> = 8 GHz, divider disa | abled | | -50 | | dBc | | SYNC PI | N AND PHASE ALIGNMENT | | | | | | | | f <sub>OSCin</sub> SY | Maximum usable OSCin with | Category 3 | | 0 | | 100 | MHz | | NC | sync pin (Figure 28) | Categories1 and 2 | | 0 | | 1400 | ivi⊓Z<br> | | _ | INTERFACE<br>o SLK, SDI, CSB, CE, RampDir, | RampClk, MUXout, SYNC | (CMOS Mode), SysRefR | eq (CMOS Mod | le) | | | | $V_{IH}$ | High-level input voltage | | | 1.4 | | Vcc | V | | $V_{IL}$ | Low-level input voltage | | | | | 0.4 | V | | I <sub>IH</sub> | High-level input current | | | -25 | | 25 | μΑ | | I <sub>IL</sub> | Low-level input current | | | -25 | | 25 | μΑ | | V <sub>OH</sub> | High-level output voltage | MUVautain | Load current = −10 mA | V <sub>CC</sub> - 0.4 | · | | V | | V <sub>OL</sub> | Low-level output voltage | MUXout pin | Load current = 10 mA | | | 0.4 | V | # 6.6 Timing Requirements $(3.15 \text{ V} \le \text{V}_{\text{CC}} \le 3.45 \text{ V}, -40 ^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85 ^{\circ}\text{C}, \text{ except as specified. Nominal values are at V}_{\text{CC}} = 3.3 \text{ V}, \text{T}_{\text{A}} = 25 ^{\circ}\text{C})$ | | | | MIN | NOM | MAX | UNIT | |-------------------------------|---------------------------------------------|-----------------------------------------|-----|-----|-----|------| | SYNC, SY | SRefReq, RampClk, and RampDlR Pins | | | | - | | | t <sub>SETUP</sub> | octup time for pin relative to occur noting | SYNC pin | 2.5 | | | 20 | | | | SysRefReq pin | 2.5 | | | ns | | | Hold time for SYNC pin relative to OSCin | SYNC pin | 2 | | | no | | t <sub>HOLD</sub> rising edge | SysRefReq pin | 2 | | | ns | | | DIGITAL II | NTERFACE WRITE SPECIFICATIONS | | | | | | | f <sub>SPI</sub> Write | SPI write speed | $t_{CWL} + t_{CWH} > 13.333 \text{ ns}$ | | | 75 | MHz | | t <sub>ES</sub> | Clock to enable low time | | 5 | | | ns | | t <sub>CS</sub> | Data to clock setup time | | 2 | | | ns | | t <sub>CH</sub> | Data to clock hold time | | 2 | | | ns | | t <sub>CWH</sub> | Clock pulse width high | See Figure 1 | 5 | | | ns | | t <sub>CWL</sub> | Clock pulse width low | | 5 | | | ns | | t <sub>CES</sub> | Enable to clock setup time | | 5 | | | ns | | t <sub>EWH</sub> | Enable pulse width high | | 2 | | | ns | ## **Timing Requirements (continued)** $(3.15 \text{ V} \le \text{V}_{CC} \le 3.45 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}, \text{ except as specified. Nominal values are at V}_{CC} = 3.3 \text{ V}, \text{T}_{A} = 25^{\circ}\text{C})$ | | СС | · | MIN | NOM MAX | UNIT | |-------------------------------|----------------------------------|--------------|-----|---------|------| | DIGITAL IN | ITERFACE READBACK SPECIFICATIONS | | 1 | | | | f <sub>SPI</sub> Readb<br>ack | SPI readback speed | | | 50 | MHz | | t <sub>ES</sub> | Clock to enable low time | | 10 | | ns | | t <sub>CS</sub> | Clock to data wait time | | | 10 | ns | | t <sub>CWH</sub> | Clock pulse width high | See Figure 2 | 10 | | ns | | t <sub>CWL</sub> | Clock pulse width low | | 10 | | ns | | t <sub>CES</sub> | Enable to clock setup time | | 10 | | ns | | t <sub>EWH</sub> | Enable pulse width high | | 10 | | ns | Figure 1. Serial Data Input Timing Diagram There are several other considerations for writing on the SPI: - The R/W bit must be set to 0. - The data on SDI pin is clocked into a shift register on each rising edge on the SCK pin. - The CSB must be held low for data to be clocked. Device will ignore clock pulses if CSB is held high. - The CSB transition from high to low must occur when SCK is low. - When SCK and SDI lines are shared between devices, TI recommends hold the CSB line high on the device that is not to be clocked. Figure 2. Serial Data Readback Timing Diagram There are several other considerations for SPI readback: - The R/W bit must be set to 1. - The MUXout pin will always be low for the address portion of the transaction. - The data on MUXout is clocked out on the rising edge of SCK. - The data portion of the transition on the SDI line is always ignored. # TEXAS INSTRUMENTS ## 6.7 Typical Characteristics Submit Documentation Feedback ## **Typical Characteristics (continued)** Figure 9. Closed-Loop Phase Noise at 18 GHz Figure 10. Closed-Loop Phase Noise Figure 11. Closed-Loop Phase Noise at 8 GHz Figure 12. VCO Ramping 12 - 12.125 GHz Calibration Free Figure 13. VCO Ramping 7.5 to 15 GHz Triangle Wave With VCO Calibration = 5.8 $\mu$ s (Core) + 14 $\mu$ s (Fcal) + 13.8 $\mu$ s (Ampcal) $f_{OSC}$ = 200 MHz, $f_{PD}$ = 100 MHz, $f_{VCO}$ = 7.5 - 14 GHz, CHDIV = 2 Figure 14. VCO Unassisted Calibration equipment to track the VCO while calibrating. # TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** Submit Documentation Feedback Copyright © 2017–2018, Texas Instruments Incorporated ## **Typical Characteristics (continued)** Single-ended output with resistor pull-up. VCO doubler disabled and OUTA\_PWR=50 for output frequency ≤ 15 GHz. VCO doubler enabled and OUTA\_PWR = 20 for output frequency > 15 GHz. Near 13.3 to 14.3 GHz, output power can be impacted at hot temperature. Consult applications section on this. Figure 21. Output Power vs. Temperature This noise adds to the scaled VCO Noise when the channel divider is used. Figure 22. Additive VCO Divider Noise Floor ## 7 Detailed Description #### 7.1 Overview The LMX2595 is a high-performance, wideband frequency synthesizer with integrated VCO and output divider. The VCO operates from 7.5 to 15 GHz and this can be combined with the output divider to produce any frequency in the range of 10 MHz to 15 GHz. The LMX2595 also features a VCO doubler that can be used to produce frequencies up to 19 GHz. Within the input path there are two dividers and a multiplier for flexible frequency planning. The multiplier also allows reduction of spurs by moving the frequencies away from the integer boundary. The PLL is fractional-N PLL with programmable delta-sigma modulator up to 4<sup>th</sup> order. The fractional denominator is a programmable 32-bit long, which can provide fine frequency steps easily below 1-Hz resolution as well as be used to do exact fractions like 1/3, 7/1000, and many others. The phase frequency detector goes up to 300 MHz in fractional mode or 400 MHz in integer mode, although minimum N divider values must also be taken into account. For applications where deterministic or adjustable phase is desired, the SYNC pin can be used to get the phase relationship between the OSCin and RFout pins deterministic. Once this is done, the phase can be adjusted in very fine steps of the VCO period divided by the fractional denominator. The ultra-fast VCO calibration is ideal for applications where the frequency must be swept or abruptly changed. The frequency can be manually programmed, or the device can be set up to do ramps and chirps. The JESD204B support includes using the RFoutB output to create a differential SYSREF output that can be either a single pulse or a series of pulses that occur at a programmable distance away from the rising edges of the output signal. The LMX2595 device requires only a single 3.3 V power supply. The internal power supplies are provided by integrated LDOs, eliminating the need for high performance external LDOs. The digital logic for the SPI interface and is compatible with voltage levels from 1.8 to 3.3 V. Table 1 shows the range of several of the dividers, multipliers, and fractional settings. Table 1. Range of Dividers, Multipliers, and Fractional Settings | PARAMETER | MIN | MAX | COMMENTS | |--------------------------------------|------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | Outputs enabled | 0 | 2 | | | OSCin doubler | 0 (1X) | 1 (2X) | The low noise doubler can be used to increase the phase detector frequency to improve phase noise and avoid spurs. This is in reference to the OSC_2X bit. | | Pre-R divider | 1 (bypass) | 128 | Only use the Pre R divider if the multiplier is used and the input frequency is too high for the multiplier. | | Multiplier | 3 | 7 | This is in reference to the MULT word. | | Post-R divider | 1 (bypass) | 255 | The maximum input frequency for the post-R divider is 250 MHz. Use the Pre R divider if necessary. | | N divider | ≥ 28 | 524287 | The minimum divide depends on modulator order and VCO frequency. See <i>N Divider and Fractional Circuitry</i> for more details. | | Fractional numerator/<br>denominator | 1 (Integer mode) | 2 <sup>32</sup> – 1 = 4294967295 | The fractional denominator is programmable and can assume any value between 1 and 2 <sup>32</sup> –1; it is not a fixed denominator. | | Fractional order | 0 | 4 | Order 0 is integer mode and the order can be programmed | | Channel divider | 1 (bypass) | 768 | This is the series of several dividers. Also, be aware that above 10 GHz, the maximum allowable channel divider value is 6. | | Output frequency | 10 MHz | 19 GHz | This is implied by the VCO frequency, channel divider, and VCO doubler. | ## 7.2 Functional Block Diagram ## 7.3 Feature Description ## 7.3.1 Reference Oscillator Input The OSCin pins are used as a frequency reference input to the device. The input is high impedance and requires AC-coupling caps at the pin. The OSCin pins can be driven single-ended with a CMOS clock or XO. Differential clock input is also supported, making it easier to interface with high-performance system clock devices such as TI's LMK series clock devices. As the OSCin signal is used as a clock for the VCO calibration, a proper reference signal must be applied at the OSCin pin at the time of programming FCAL\_EN. #### 7.3.2 Reference Path The reference path consists of an OSCin doubler (OSC\_2X), Pre-R divider, multiplier (MULT) and a Post-R divider. Figure 23. Reference Path Diagram The OSCin doubler (OSC\_2X) can double up low OSCin frequencies. Pre-R (PLL\_R\_PRE) and Post-R (PLL\_R) dividers both divide frequency down while the multiplier (MULT) multiplies frequency up. The purposes of adding a multiplier is to reduce integer boundary spurs or to increase the phase detector frequency. The phase detector frequency, f<sub>PD</sub>, is calculated as follows: $$f_{PD} = f_{OSC} \times OSC_{2}X \times MULT / (PLL_{R}PRE \times PLL_{R})$$ (1) - In the OSCin doubler or input multiplier is used, the OSCin signal should have a 50% duty cycle as both the rising and falling edges are used. - If neither the OSCin doubler nor the input multiplier are used, only rising edges of the OSCin signal are used and duty cycle is not critical. - The input multiplier and OSCin doubler should not both be used at the same time. Submit Documentation Feedback ## **Feature Description (continued)** ## 7.3.2.1 OSCin Doubler (OSC\_2X) The OSCin doubler allows one to double the input reference frequency up to 400 MHz. This doubler adds minimal noise and is useful for raising the phase detector frequency for better phase noise and also to avoid spurs. When the phase-detector frequency is increased, the flat portion of the PLL phase noise improves. Figure 24. Benefit of Using the OSC\_2X Doubler at 14 GHz #### 7.3.2.2 Pre-R Divider (PLL\_R\_PRE) The pre-R divider is useful for reducing the input frequency so that the programmable multiplier (MULT) can be used or to help meet the maximum 250 MHz input frequency limitation to the PLL-R divider. Otherwise, it does not have to be used. ## 7.3.2.3 Programmable Multiplier (MULT) The MULT is useful for shifting the phase-detector frequency to avoid integer boundary spurs. The multiplier allows a multiplication of 3, 4, 5, 6, or 7. Be aware that unlike the doubler, the programmable multiplier degrades the PLL figure of merit; however, this only would matter for a clean reference and if the loop bandwidth was wide. #### 7.3.2.4 Post-R Divider (PLL\_R) The post-R divider can be used to further divide down the frequency to the phase detector frequency. When it is used (PLL R > 1), the input frequency to this divider is limited to 250 MHz. #### 7.3.2.5 State Machine Clock The state machine clock is a divided down version of the OSCin signal that is used internally in the device. This divide value 1,2,4, or 8 and is determined by CAL\_CLK\_DIV programming word (described in the programming section). This state machine clock impacts various features like the lock detect delay, VCO calibration, and ramping. The state machine clock is calculated as $f_{smclk} = f_{OSC} / 2^{CAL\_CLK\_DIV}$ . ## 7.3.3 PLL Phase Detector and Charge Pump The phase detector compares the outputs of the Post-R divider and N divider and generates a correction current corresponding to the phase error until the two signals are aligned in phase. This charge-pump current is software programmable to many different levels, allowing modification of the closed loop bandwidth of the PLL. See application section on phase noise due to the charge pump. ## Feature Description (continued) #### 7.3.4 N Divider and Fractional Circuitry The N divider includes fractional compensation and can achieve any fractional denominator from 1 to $(2^{32} - 1)$ . The integer portion of N is the whole part of the N divider value, and the fractional portion, N<sub>frac</sub> = NUM / DEN, is the remaining fraction. In general, the total N divider value is determined by N + NUM / DEN. The N, NUM and DEN are software programmable. The higher the denominator, the finer the resolution step of the output. For example, even when using $f_{PD} = 200$ MHz, the output can increment in steps of 200 MHz / $(2^{32} - 1) = 0.047$ Hz. Equation 2 shows the relationship between the phase detector and VCO frequencies. Note that in SYNC mode, there is an extra divider that is not shown in Equation 2. $$f_{VCO} = f_{pd} \times \left( N + \frac{NUM}{DEN} \right)$$ (2) The sigma-delta modulator that controls this fractional division is also programmable from integer mode to fourth order. To make the fractional spurs consistent, the modulator is reset any time that the R0 register is programmed. The N divider has minimum value restrictions based on the modulator order and VCO frequency. Furthermore, the PFD\_DLY\_SEL bit must be programmed in accordance to the Table 2. | FRAC_ORDER | f <sub>VCO</sub> (MHz) | MINIMUM N | PFD_DLY_SEL | | |------------|------------------------|-----------|-------------|--| | 0 | ≤ 12500 | 28 | 1 | | | | > 12500 | 32 | 2 | | | 1 | ≤ 10000 | 28 | 1 | | | | 10000-12500 | 32 | 2 | | | | >12250 | 36 | 3 | | | 2 | ≤ 10000 | 32 | 2 | | | | >10000 | 36 | 3 | | | 3 | ≤ 10000 | 36 | 3 | | | | >10000 | 40 | 4 | | | 4 | ≤ 10000 | 44 | 5 | | | | >10000 | 48 | 6 | | Table 2. Minimum N Divider Restrictions #### 7.3.5 MUXout Pin The MUXout pin can be used to readback programmable states of the device or for lock detect. 1 MUXOUT SEL **FUNCTION** 0 Readback **Table 3. MUXout Pin Configurations** Lock Detect #### 7.3.5.1 Lock Detect The MUXout pin can be configured for lock detect done in by reading back the rb\_LD\_VTUNE field or using the pin as shown in the Table 4. Table 4. Configuring the MUXout Pin for Lock Detect | FIELD | PROGRAMMING | DESCRIPTION | |----------|-----------------------------------------|--------------------------------------------------------------------------------------------------| | LD_TYPE | 0 = VCO Calibration Status<br>1 = Vtune | This determines if the lock detect is based on the VCO tuning voltage or at the VCO calibration. | | LD_DLY | 0 to 65535 | Only valid for Vtune lock detect. This is a delay in state machine cycles. | | OUT_MUTE | 0 = Disabled<br>1 = Enabled | Turns off outputs when lock detect is low. | VCO calibration status lock detect works by indicating a low signal whenever the VCO is calibrating or the LD\_DLY counter is running. The delay from the LD\_DLY added to the true VCO calibration time ( $t_{VCOCAL}$ ) so it can be used to account for the analog lock time of the PLL. Vtune lock detect works by checking the Vtune voltage. Whenever the Vtune voltage is within an acceptable range and the VCO is not calibrating, then Vtune lock detect is high. #### 7.3.5.2 Readback The MUXout pin can be configured for to read back useful information from the device. Common uses for readback are: - 1. Read back registers to ensure that they have been programmed to the correct value. - 2. Read back the lock detect status to determine if the PLL is in lock. - 3. Read back VCO calibration information so that it can be used to improve the lock time. - 4. Read back information to help troubleshoot. #### 7.3.6 VCO (Voltage Controlled Oscillator) The LMX2595 includes a fully integrated VCO. The VCO takes the voltage from the loop filter and converts this into a frequency. The VCO frequency is related to the other frequencies and as follows: $$f_{VCO} = f_{PD} \times N \text{ divider}$$ (3) #### 7.3.6.1 VCO Calibration To reduce the VCO tuning gain and therefore improve the VCO phase-noise performance, the VCO frequency range is divided into several different frequency bands. The entire range, 7.5 to 15 GHz, covers an octave that allows the divider to take care of frequencies below the lower bound. This creates the need for frequency calibration to determine the correct frequency band given a desired output frequency. The frequency calibration routine is activated any time that the R0 register is programmed with the FCAL\_EN = 1. It is important that a valid OSCin signal must present before VCO calibration begins. The VCO also has an internal amplitude calibration algorithm to optimize the phase noise which is also activated any time the R0 register is programmed. The optimum internal settings for this are temperature dependent. If the temperature is allowed to drift too much without being re-calibrated, some minor phase noise degradation could result. The maximum allowable drift for continuous lock, $\Delta T_{CL}$ , is stated in the electrical specifications. For this device, a number of 125°C means the device never loses lock if the device is operated under recommended operating conditions. The LMX2595 allows the user to assist the VCO calibration. In general, there are three kinds of assistance, as shown in Table 5: Table 5. Assisting the VCO Calibration Speed | ASSISTANCE LEVEL | DESCRIPTION | PROGRAMMABLE SETTINGS | |-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | No assist | User does nothing to improve VCO calibration speed. | QUICK_RECAL_EN=0 | | Partial assist | Upon every frequency change, before the FCAL_EN bit is checked, the user provides the initial starting point for the VCO core (VCO_SEL), band (VCO_CAPCTRL_STRT), and amplitude (VCO_DACISET_STRT) based on Table 6. | QUICK_RECAL_EN=0<br>VCO_SEL_FORCE=0<br>VCO_DACISET_FORCE=0<br>VCO_CAPCTRL_FORCE=0 | | Close Frequency Assist | Upon initialization of the device, user enables QUICK_RECAL_EN bit. The VCO uses the current VCO_CAPCTRL and VCO_DACISET_STRT settings as the initial starting point. | QUICK_RECAL_EN=1<br>VCO_SEL_FORCE=0<br>VCO_DACISET_FORCE=0<br>VCO_CAPCTRL_FORCE=0 | | The user forces the VCO core (VCO_SEL), amplitude settings (VCO_DACISET), and frequency band (VCO_CAPCTRL) and manually sets the value. | | QUICK_RECAL_EN=0<br>VCO_SEL_FORCE=1<br>VCO_DACISET_FORCE=1<br>VCO_CAPCTRL_FORCE=1 | To do the partial assist for the VCO calibration, follow this procedure: 1. Determine VCO Core Find a VCO Core that includes the desired VCO frequency. If at the boundary of two cores, choose based on phase noise or performance. 2. Calculate the VCO CapCode as follows $$VCO\_CAPCTRL\_STRT = round \ (C_{CoreMin} - (C_{CoreMin} - C_{CoreMax}) \times (f_{VCO} - f_{CoreMin}) \ / \ (f_{CoreMax} - f_{CoreMin}))$$ 3. Get the VCO amplitude setting from the table $$VCO\_DACISET\_STRT = round \; (A_{CoreMin} + (A_{CoreMax} - A_{CoreMin}) \times (f_{VCO} - f_{CoreMin}) / (f_{CoreMax} - f_{CoreMin}))$$ #### **Table 6. VCO Core Ranges** | VCO Core | f <sub>CoreMin</sub> | f <sub>CoreMax</sub> | C <sub>CoreMin</sub> | C <sub>CoreMax</sub> | A <sub>CoreMin</sub> | A <sub>CoreMax</sub> | |----------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | VCO1 | 7500 | 8600 | 164 | 12 | 299 | 240 | | VCO2 | 8600 | 9800 | 165 | 16 | 356 | 247 | | VCO3 | 9800 | 10800 | 158 | 19 | 324 | 224 | | VCO4 | 10800 | 12000 | 140 | 0 | 383 | 244 | | VCO5 | 12000 | 12900 | 183 | 36 | 205 | 146 | | VCO6 | 12900 | 13900 | 155 | 6 | 242 | 163 | | VCO7 | 13900 | 15000 | 175 | 19 | 323 | 244 | #### NOTE In the range of 11900 to 12100 MHz, VCO assistance cannot be used, and the settings must be VCO\_SEL = 4, VCO\_DACISET\_STRT = 300, and VCO\_CAPCTRL\_STRT = 1. Outside this range, in the partial assist for the VCO calibration, the VCO calibration is run. This means that if the settings are incorrect, the VCO still locks with the correct settings; the only consequence is that the calibration time might be a little longer. The closer the calibration settings are to the true final settings, the faster the VCO calibration will be. #### 7.3.6.2 Determining the VCO Gain The VCO gain varies between the seven cores and is the lowest at the lowest end of the band and highest at the highest end of each band. For a more accurate estimation, use Table 7: Table 7. VCO Gain | Core | f1 | f2 | Kvco1 | Kvco2 | |------|-------|-------|-------|-------| | VCO1 | 7500 | 8600 | 73 | 114 | | VCO2 | 8600 | 9800 | 61 | 121 | | VCO3 | 9800 | 10800 | 98 | 132 | | VCO4 | 10800 | 12000 | 106 | 141 | | VCO5 | 12000 | 12900 | 170 | 215 | | VCO6 | 12900 | 13900 | 172 | 218 | | VCO7 | 13900 | 15000 | 182 | 239 | Based in this table, the VCO gain can be estimated for an arbitrary VCO frequency of f<sub>VCO</sub> as: $$Kvco = Kvco1 + (Kvco2-Kvco1) \times (f_{VCO} - f_1) / (f_2 - f_1)$$ (4) #### 7.3.7 Channel Divider To go below the VCO lower bound of 7.5 GHz, the channel divider can be used. The channel divider consists of four segments, and the total division value is equal to the multiplication of them. Therefore, not all values are valid. Figure 25. Channel Divider When the channel divider is used, there are limitations on the values. Table 8 shows how these values are implemented and which segments are used. **Table 8. Channel Divider Segments** | EQUIVALENT<br>DIVISION<br>VALUE | FREQUENCY<br>LIMITATION | OutMin (MHz) | OutMax (MHz) | CHDIV[4:0] | SEG0 | SEG1 | SEG2 | SEG3 | |---------------------------------|-----------------------------|--------------|--------------|------------|------|------|------|------| | 2 | | 3750 | 7500 | 0 | 2 | 1 | 1 | 1 | | 4 | None | 1875 | 3750 | 1 | 2 | 2 | 1 | 1 | | 6 | | 1250 | 2500 | 2 | 2 | 3 | 1 | 1 | | 8 | | 937.5 | 1437.5 | 3 | 2 | 2 | 2 | 1 | | 12 | | 625 | 958.333 | 4 | 2 | 3 | 2 | 1 | | 16 | | 468.75 | 718.75 | 5 | 2 | 2 | 4 | 1 | | 24 | | 312.5 | 479.167 | 6 | 2 | 2 | 6 | 1 | | 32 | | 234.375 | 359.375 | 7 | 2 | 2 | 8 | 1 | | 48 | | 156.25 | 239.583 | 8 | 2 | 3 | 8 | 1 | | 64 | | 117.1875 | 179.6875 | 9 | 2 | 2 | 8 | 2 | | 72 | f <sub>VCO</sub> ≤ 11.5 GHz | 104.167 | 159.722 | 10 | 2 | 3 | 6 | 2 | | 96 | | 78.125 | 119.792 | 11 | 2 | 3 | 8 | 2 | | 128 | | 58.594 | 89.844 | 12 | 2 | 2 | 8 | 4 | | 192 | | 39.0625 | 59.896 | 13 | 2 | 2 | 8 | 6 | | 256 | | 29.297 | 44.922 | 14 | 2 | 2 | 8 | 8 | | 384 | | 19.531 | 29.948 | 15 | 2 | 3 | 8 | 8 | | 512 | | 14.648 | 22.461 | 16 | 2 | 2 | 8 | 16 | | 768 | | 9.766 | 14.974 | 17 | 2 | 3 | 8 | 16 | | Invalid | n/a | n/a | n/a | 18-31 | n/a | n/a | n/a | n/a | The channel divider is powered up whenever an output (OUTx\_MUX) is selected to the channel divider or SysRef, regardless of whether it is powered down or not. When an output is not used, TI recommends selecting the VCO output to ensure that the channel divider is not unnecessarily powered up. **Table 9. Channel Divider** | OUTA MUX | OUTB MUX | CHANNEL DIVIDER | |-----------------|---------------------------|-----------------| | Channel Divider | X | Powered up | | X | Channel Divider or SYSREF | Powered up | | All Othe | Powered down | | #### 7.3.8 VCO Doubler The VCO doubler allows the VCO frequency to be doubled, but has a limitation of 19 GHz. The doubler can be chosen for output A only with OUTA\_MUX. When this this is chosen, the VCO2X\_EN bit also has to be enabled. The doubler can also be used in phase sync mode, provided that OUTB MUX is not set for the channel divider. Table 10. | VCO Doubler | Programming | | |-------------|-------------------------------|--| | Disabled | OUTA_MUX <> 2<br>VCO2X_EN = 0 | | | Enabled | OUTA_MUX = 2<br>VCO2X_EN = 1 | | ## 7.3.9 Output Buffer The RF output buffer type is open collector and requires an external pullup to Vcc. This component may be a 50- $\Omega$ resistor to give a nice 50- $\Omega$ output impedance, or an inductor for higher output power at the expense of the output impedance being far from 50- $\Omega$ . The current to the output buffer increases for states 0 to 31 and then again from states 48 to 63. States 32 to 47 are redundant and mimic states 16 to 31. If using a resistor, limit OUTx\_PWR setting to 50; higher than this tends to actually reduce power due to the voltage drop accross the resistor. Table 11. OUTx PWR Recommendations | f <sub>OUT</sub> | Recommendation | OUTxPWR | |-------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10MHz ≤ f <sub>OUT</sub> ≤ 13.3 GHz | OUTx_PWR=50 | For maxium power, set OUTx_PWR to around 50. It may vary slightly between inductor and resistor pull-up. | | 13.3 < f <sub>OUT</sub> < 14.3 GHz | OUTx_PWR=15 or 50 | Setting OUTx_PWR to around 50 typically gives highest output power at room and cold temperatures, but there can be a dip in power at hot temperature around this range. If this dip is bothersome, set OUTx_PWR to 15 or less. | | 14.3 ≤ f <sub>OUT</sub> ≤ 15 GHz | OUTx_PWR = 50 | For maxium power, set OUTx_PWR to around 50. It may vary slightly between inductor and resistor pull-up. | | 15 ≤ f <sub>OUT</sub> ≤ 19 GHz | OUTx_PWR = 20 | When using the VCO doubler, there tends to be diminishing returns in output power going higher than 20. However, the 1/2 harmonic tends to increase for higher OUTx_PWR levels. | #### 7.3.10 Powerdown Modes The LMX2595 can be powered up and down using the CE pin or the POWERDOWN bit. When the device comes out of the powered down state, either by resuming the POWERDOWN bit to zero or by pulling back CE pin HIGH (if it was powered down by CE pin), register R0 must be programmed with FCAL\_EN high again to re-calibrate the device. #### 7.3.11 Phase Synchronization ## 7.3.11.1 General Concept The SYNC pin allows one to synchronize the LMX2595 such that the delay from the rising edge of the OSCin signal to the output signal is deterministic. Initially, the devices are locked to the input, but are not synchronized. The user sends a synchronization pulse that is reclocked to the next rising edge of the OSCin pulse. After a given time, t<sub>1</sub>, the phase relationship from OSCin to f<sub>OUT</sub> will be deterministic. This time is dominated by the sum of the VCO calibration time, the analog setting time of the PLL loop, and the MASH\_RST\_CNT if used in fractional mode. Figure 26. Devices Are Now Synchronized to OSCin Signal When the SYNC feature is enabled, part of the channel divide may be included in the feedback path. This will be referred to as *IncludedDivide* #### Table 12. Included Divide with VCO\_PHASE\_SYNC = 1 | OUTx_MUX | CHANNEL DIVIDER | INCLUDED DIVIDE | |------------------------------------------------------------|-----------------------------------|-----------------| | OUTB_MUX = 1 ("VCO") OUTA_MUX = 1 "VCO" or 2 "VCO Doubler" | Don't Care | 1 | | All Other Valid Conditions | Divisible by 3, but NOT 24 or 192 | SEG0 × SEG1 = 6 | | All Other valid Conditions | All other values | SEG0 × SEG1 = 4 | Figure 27. Phase SYNC Diagram ## 7.3.11.2 Categories of Applications for SYNC The requirements for SYNC depend on certain setup conditions. In cases that the SYNC is not timing critical, it can be done through software by toggling the VCO\_PHASE\_SYNC bit from 0 to 1. When it is timing critical, then it must be done through the pin and the setup and hold times for the OSCin pin are critical. The Figure 28 gives the different categories. Figure 28. Determining the SYNC Category Submit Documentation Feedback #### 7.3.11.3 Procedure for Using SYNC This procedure must be used to put the device in SYNC mode. - 1. Use the flowchart to determine the SYNC category. - 2. Make determinations for OSCin and using SYNC based on the category - 1. If Category 4, SYNC cannot be performed in this setup. - If category 3, ensure that the maximum f<sub>OSC</sub> frequency for SYNC is not violated and there are hardware accommodations to use the SYNC pin. - 3. Determine the value of IncludedDivide: - 1. If OUTA\_MUX is not channel divider and OUTB\_MUX is not channel divider or SysRef, then IncludedDivide = 1. - 2. Otherwise, IncludedDivide = 2 x SEG1. In the case that the channel divider is 2, then IncludedDivide=4. - 4. If not done already, divide the N divider and fractional values by IncludedDivide to account for the IncludedDivide. - 5. Program the device with the VCO\_PHASE\_SYNC = 1. Note that this does not count as applying a SYNC to device (for category 2). - 6. Apply the SYNC, if required - 1. If category 2, VCO\_PHASE\_SYNC can be toggled from 0 to 1. Alternatively, a rising edge can be sent to the SYNC pin and the timing of this is not critical. - 2. If category 3, the SYNC pin must be used, and the timing must be away from the rising edge of the OSCin signal. #### 7.3.11.4 SYNC Input Pin The SYNC input pin can be driven either in CMOS or LVDS mode. However, if not using SYNC mode (VCO\_PHASE\_SYNC = 0), then the INPIN\_IGNORE bit must be set to one, otherwise it causes issues with lock detect. If the pin is desired for to be used and VCO\_PHASE\_SYNC=1, then set INPIN\_IGNORE = 0. LVDS or CMOS mode may be used. LVDS works to 250 mVPP, but is not ensured in production. #### 7.3.12 Phase Adjust The MASH\_SEED word can use the sigma-delta modulator to shift output signal phase with respect to the input reference. If a SYNC pulse is sent (software or pin) or the MASH is reset with MASH\_RST\_N, then this phase shift is from the initial phase of zero. If the MASH\_SEED word is written to, then this phase is added. The phase shift is calculated as below. Phase shift in degrees = 360 × ( MASH\_SEED / PLL\_DEN) × ( IncludedDivide/CHDIV ) (5) Example: Mash seed = 1 Denominator = 12 Channel divider = 16 Phase shift (VCO\_PHASE\_SYNC=0) = $360 \times (1/12) \times (1/16) = 1.875$ degrees Phase Shift (VCO\_PHASE\_SYNC=1) = $360 \times (1/12) \times (4/16) = 7.5$ degrees There are several considerations with phase shift with MASH\_SEED - Phase shift can be done with a FRAC\_NUM=0, but FRAC\_ORDER must be greater than zero. For FRAC ORDER=1, the phase shifting only occurs when MASH SEED is a multiple of PLL DEN. - For the phase adjust, the condition PLL\_DEN > PLL\_NUM + MASH\_SEED must be satisfied. - For the 2nd order modulator, PLL\_N≥45, for the 3rd order modulator, PLL ≥49, and for the fourth order modulator, PLLN≥54. - When using MASH\_SEED and Phase SYNC together and trying to shift more than 180 degrees, it may be necessary to increase the N divider further or restrict the modulator order to 2nd order or below in order to get the phase shift to monotonically increase with MASH\_SEED #### 7.3.13 Fine Adjustments for Phase Adjust and Phase SYNC Phase SYNC refers to the process of getting the same phase relationship for every power up cycle and each time assuming that a given programming procedure is followed. However, there are some adjustments that can be made to get the most accurate results. As for the consistency of the phase SYNC, the only source of variation could be if the VCO calibration chooses a different VCO core and capacitor, which can introduce a bimodal distribution with about 10 ps of variation. If this 10 ps is not desirable, then it can be eliminated by reading back the VCO core, capcode, and DACISET values and forcing these values to ensure the same calibration settings every time. The delay through the device varies from part to part and can be on the order of 60 ps. This part to part variation can be calibrated out with the MASH\_SEED. The variation in delay through the device also changes on the order of +2.5 ps/°C, but devices on the same board likely have similar temperatures, so this will somewhat track. In summary, the device can be made to have consistent delay through the part and there are means to adjust out any remaining errors with the MASH\_SEED. This tends only to be an issue at higher output frequencies when the period is shorter. ## 7.3.14 Ramping Function The LMX2595 supports the ability to make ramping waveforms using manual mode or automatic mode. In manual mode, the user defines a step and uses the RampClk and RampDir pins to create the ramp. In automatic mode, the user sets up the ramp with up to two linear segments in advance and the device automatically creates this ramp. Table 13 fields apply in both automatic mode and manual pin mode. **Table 13. Ramping Field Descriptions** | rable 10. Kamping Field Descriptions | | | | | | | |--------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | FIELD | PROGRAMMING | DESCRIPTION | | | | | | GENERAL COMMANDS | | | | | | | | RAMP_EN | 0 = Disabled<br>1 = Enabled | RAMP_EN must be 1 for any ramping functions to work. | | | | | | RAMP_MANUAL | 0 = Automatic ramping mode<br>1 = Manual pin ramping mode | In automatic ramping mode, the ramping is automatic and the clock is based on the phase detector. In manual pin ramping mode, the clock is based on rising edges on the RampClk pin. | | | | | | RAMPx_INC | 0 to 2 <sup>30</sup> – 1 | This is the amount the fractional numerator is increased for each phase detector cycle in the ramp. | | | | | | RAMPx_DLY | 0 to 65535 | This is the length of the ramp in phase detector cycles. | | | | | | | DEALING WITH VCO C | ALIBRATION | | | | | | RAMP_THRESH | 0 to $\pm 2^{33} - 1$ | Whenever the fractional numerator changes this much (either positive or negative) because the VCO was last calibrated, the VCO is forced to recalibrate. | | | | | | RAMP_TRIG_CAL | 0 = Disabled<br>1 = Enabled | When enabled, the VCO is forced to re-calibrate at the beginning each ramp. | | | | | | PLL_DEN | 4294967295 | In ramping mode, the denominator must be fixed to this forced value of $2^{32} - 1$ . However, the effective denominator in ramping mode is $2^{24}$ . | | | | | | LD_DLY | 0 | This must be zero to avoid interfering with calibration. | | | | | | | RAMP LIMITS | | | | | | | RAMP_LIMIT_LOW<br>RAMP_LIMIT_HIGH | 0 to $\pm 2^{33} - 1$ | 2's complement of the total value of the ramp low and high limits can never go beyond. If this value is exceeded, then the frequency is limited. | | | | | #### **Table 14. General Restrictions for Ramping** | RULE | RESTRICTION | EXPLANATION | |-----------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Phase Detector<br>Frequency | f <sub>OSC</sub> /2 <sup>CAL_CLK_DIV</sup> ≤ f <sub>PD</sub> ≤ 125 MHz | Minimum Phase Detector Frequency when Ramping The phase detector frequency cannot be less than the state machine clock frequency, which is calculated from expression on the left-hand side of the inequality. This is satisfied provided there is no division in the input path. However, if the PLL R divider is used, it is necessary to adjust CAL_CLK_DIV to adjust the state machine clock frequency. This also implies a maximum R divide of 8 this is the maximum value of 2 <sup>CAL_CLK_DIV</sup> . | | | 123 WHZ | Maximum Phase Detector Frequency TI recommends that phase-detector frequency be less or equal than 125 MHz because if the phase detector frequency is too high, it can lead to distortion in the ramp. Higher phase-detector frequency may be possible, but this distortion is application specific. | #### 7.3.14.1 Manual Pin Ramping Manual pin ramping is enabled by setting RAMP\_EN = 1 and RAMP\_MANUAL = 1. The rising edges are applied to the RampClk pin are re-clocked to the phase detector frequency. The RampDir pin controls the size of the change. If a rising edge is seen on the RampClk pin while the VCO is calibrating, then this rising edge is ignored. The frequency for the RampClk must be limited to a frequency of 250 kHz or less, and the rising edge of the RampDir signal must be targeted away from the rising edges of the RampCLK pin. Table 15. RAMP\_INC | RampDir PIN | STEP SIZE | |-------------|---------------| | Low | Add RAMP0_INC | | High | Add RAMP1_INC | #### 7.3.14.1.1 Manual Pin Ramping Example In this ramping example, assume that we want to use the pins for UP/Down control of the ramp for 10 MHz steps and the phase detector is 100 MHz. **Table 16. Step Ramping Example** | FIELD | PROGRAMMING | DESCRIPTION | |---------------|-----------------------------|---------------------------------------------------------------------------------------------| | RAMP_EN | 1 = Enabled | | | RAMP_MANUAL | 1 = Manual pin ramping mode | | | RAMP0_INC | 1677722 | (10 MHz )/ (100 MHz) × 16777216 = 1677722<br>2's complement = 1677722 | | RAMP1_INC | 1072064102 | (-10 MHz )/ (100 MHz) × 16777216 = -1677722<br>2's complement = 2^30 - 1677722 = 1072064102 | | RAMP_TRIG_CAL | 1 | Re-calibrate at every clock cycle | Figure 29. Step Ramping Example #### 7.3.14.2 Automatic Ramping Automatic ramping is enabled when RAMP\_EN=1 and RAMP\_MANUAL = 0. The action of programming FCAL = 1 starts the ramping. In this mode, there are two ramps that one can use to set the length and frequency change. In addition to this, there are ramp limits that can be used to create more complicated waveforms. Automatic ramping can really be divided into two classes depending on if the VCO must calibrate in the middle of the ramping waveform or not. If the VCO can go the entire range without calibrating, this is calibration-free ramping, which is shown in *Typical Characteristics*. Note that this range is less at hot temperatures and for lower frequency VCOs. This range is not ensured, so margin must be built into the design. For waveforms that are NOT calibration free, the slew rate of the ramp must be kept less than 250 kHz/µs. Also, for all automatic ramping waveforms, be aware that there is a very small phase disturbance as the VCO crosses over the integer boundary, so one might consider using the input multiplier to avoid these or timing the VCO calibrations at integer boundaries. **Table 17. Automatic Ramping Field Descriptions** | FIELD | PROGRAMMING | DESCRIPTION | | | |------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--| | RAMP_DLY | 0 = One clock cycle<br>1 = Two clock cycles | Normally the ramp clock is equal to the phase detector frequency. When this feature is enabled, it reduces the ramp clock by a factor of 2. | | | | RAMP0_LEN<br>RAMP1_LEN | 0 to 65535 | This is the length of the ramp in clock cycles. Note that the time that the VCO is calibrating is added to this time. | | | | RAMP0_INC<br>RAMP1_INC | 0 to 2 <sup>30</sup> – 1 | 2's complement of the value for the ramp increment. | | | | RAMP0_NEXT<br>RAMP1_NEXT | 0 = RAMP0<br>1 = RAMP1 | Defines which ramp comes after the current ramp. | | | | RAMP0_NEXT_TRIG<br>RAMP1_NEXT_TRIG | 0 = Timeout counter<br>1 = Trigger A<br>2 = Trigger B<br>3 = Reserved | Determines what triggers the action of the next ramp occurring. | | | | RAMP_TRIG_A<br>RAMP_TRIG_B | 0 = Disabled 1 = RampClk rising edge 2 = RampDir rising edge 4 = Always triggered 9 = RampClk falling edge 10 = RampDir falling edge All other States = invalid | This field defines what the ramp trigger is. | | | | RAMP0_RST<br>RAMP1_RST | 0 = Disabled<br>1 = Enabled | Enabling this bit causes the ramp to reset to the original value when the ramping started. This is useful for roundoff errors. | | | | RAMP_BURST_COUNT | 0 to 8191 | This is the number the ramping pattern repeats and only applies for a terminating ramping pattern. | | | | RAMP_BURST_TRIG | 0 = Ramp Transition<br>1 = Trigger A<br>2 = Trigger B<br>3 = Reserved | This defines what causes the RAMP_COUNT to increment. | | | #### 7.3.14.2.1 Automatic Ramping Example (Triangle Wave) Suppose user wants to generate a sawtooth ramp that goes from 8 to 10 GHz in 2 ms (including calibration breaks) with a phase-detector frequency of 50 MHz. Divide this into segments of 50 MHz where the VCO ramps for 25 $\mu$ s, then calibrates for 25 $\mu$ s, for a total of 50 $\mu$ s. There would therefore be 40 such segments which span over a 2-GHz range and would take 2 ms, including calibration time. **Table 18. Sawtooth Ramping Example** | FIELD | PROGRAMMING | DESCRIPTION | |------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------| | RAMP_EN | 1 = Enabled | | | RAMP_MANUAL | 0 = Automatic ramping mode | | | RAMP_TRIG_CAL | 0 = Disabled | | | RAMP_THRESH | 16777216 (= 50-MHz ramp_thresh) | 50 MHz / 50 MHz × 2 <sup>24</sup> = 16777216 | | RAMP_DLY | 0 = 1 clock cycle | | | RAMPx_LEN | 50000 | 1000 μs × 50 MHz = 50000 | | RAMP0_INC | 13422 | $(2000 \text{ MHz}) / (50 \text{ MHz}) \times 2^{24} / 50000 = 13422$ | | RAMP1_INC | 1073728402 | $(-2000 \text{ MHz}) / (50 \text{ MHz}) \times 2^{24} / 50000 = -13422$<br>2's complement = $2^{30} - 13422 = 1073728402$ | | RAMP0_NEXT | 1 = RAMP1 | | | RAMP1_NEXT | 0 = RAMP0 | | | RAMPx_NEXT_TRIG | 0 = Timeout counter | | | RAMP_TRIG_x | 0 = Disabled | | | RAMP0_RST | 1 = Enabled | Not necessary, but good practice to reset. | | RAMP1_RST | 0 = Disabled | Do not reset this, or ramp does not work. | | RAMP_BURST_COUNT | 0 | | | RAMP_BURST_TRIG | 0 = Ramp Transition | | #### **NOTE** To calculate ramp\_scale\_count and ramp\_dly\_cnt, remember that the desired calibration time is 25 $\mu$ s. Figure 30. Triangle Waveform Example #### 7.3.15 SYSREF The LMX2595 can generate a SYSREF output signal that is synchronized to $f_{OUT}$ with a programmable delay. This output can be a single pulse, series of pulses, or a continuous stream of pulses. To use the SYSREF capability, the PLL must first be placed in SYNC mode with VCO\_PHASE\_SYNC = 1. Figure 31. SYSREF Setup As Figure 31 shows, the SYSREF feature uses IncludedDivide and SYSREF\_DIV\_PRE divider to generate $f_{\text{INTERPOLATOR}}$ . This frequency is used for re-clocking of the rising and falling edges at the SysRefReq pin. In master mode, the $f_{\text{INTERPOLATOR}}$ is further divided by 2xSYSREF\_DIV to generate finite series or continuous stream of pulses. | Table | 19. | S١ | /SR | EF | Set | up | |-------|-----|----|-----|----|-----|----| | | | | | | | | | PARAMETER | MIN | TYP | MAX | UNIT | |-------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------|-----------------|------| | f <sub>VCO</sub> | 7.5 | | 15 | GHz | | finterpolator | 0.8 | | 1.5 | GHz | | IncludedDivide | | 4 or 6 | | | | SYSREF_DIV_PRE | | 1, 2, or 4 | | | | SYSREF_DIV | 4,6,8, , 4098 | | | | | f <sub>INTERPOLATOR</sub> | fINTERPOLATO<br>S | o <sub>R</sub> = f <sub>VCO</sub> / (Includo<br>/SREF_DIV_PRE | edDivide ×<br>) | | | f <sub>SYSREF</sub> | f <sub>SYSREF</sub> = f <sub>INTERPOLATOR</sub> / (2 × SYSREF_DIV) | | | | | Delay step size | | 9 | | ps | | Pulses for pulsed mode (SYSREF_PULSE_CNT) | 0 | | 15 | n/a | The delay can be programmed using the JESD\_DAC1\_CTRL, JESD\_DAC2\_CTRL, JESD\_DAC3\_CTRL, and JESD\_DAC4\_CTRL words. By concatenating these words into a larger word called "SYSREFPHASESHIFT", the relative delay can be found. The sum of these words should always be 63. ## Table 20. SysRef Delay | SYSREFPHASESHIFT | DELAY | JESD_DAC1 | JESD_DAC2 | JESD_DAC3 | JESD_DAC4 | |------------------|---------|-----------|-----------|-----------|-----------| | 0 | Minimum | 36 | 27 | 0 | 0 | | | | | | 0 | 0 | | 36 | | 0 | 63 | 0 | 0 | | 37 | | 62 | 1 | 0 | 0 | | | | | | | | | 99 | | 0 | 0 | 63 | 0 | | 100 | | 0 | 0 | 62 | 1 | | | | | | | | | 161 | | 0 | 0 | 1 | 62 | | 162 | | 0 | 0 | 0 | 63 | | 163 | | 1 | 0 | 0 | 62 | | 225 | | 63 | 0 | 0 | 0 | | 226 | | 62 | 1 | 0 | 0 | | 247 | Maximum | 41 | 22 | 0 | 0 | | > 247 | Invalid | Invalid | Invalid | Invalid | Invalid | ## 7.3.15.1 Programmable Fields Table 21 has the programmable fields for the SYSREF functionality. **Table 21. SYSREF Programming Fields** | FIELD | PROGRAMMING | DEFAULT | DESCRIPTION | | | |------------------|--------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------|--|--| | SYSREF_EN | 0 = Disabled 1 = enabled | 0 | Enables the SYSREF mode. SYSREF_EN should be 1 if and only if OUTB_MUX=2 (SysRef) | | | | SYSREF_DIV_PRE | 1: DIV1<br>2: DIV2<br>4: DIV4<br>Other states: invalid | | The output of this divider is f <sub>INTERPOLATOR</sub> . | | | | SYSREF_REPEAT | 0: Master mode<br>1: Repeater mode | 0 | In master mode, the device creates a series of SYSREF pulses. In repeater mode, SYSREF pulses are generated with the SysRefReq pin. | | | | SYSREF_PULSE | 0: Continuous mode<br>1: Pulsed mode | 0 | Continuous mode continuously makes<br>SYSREF pulses, where pulsed mode makes<br>a series of SYSREF_PULSE_CNT pulses | | | | SYSREF_PULSE_CNT | 0 to 15 | 4 | In the case of using pulsed mode, this is the number of pulses. Setting this to zero is an allowable, but not practical state. | | | | SYSREF_DIV | 0: Divide by 4<br>1: Divide by 6<br>2: Divide by 8<br><br>2047: Divide by 4098 | 0 | This is one of the dividers between the VCO and SysRef output used in master mode. | | | #### 7.3.15.2 Input and Output Pin Formats #### 7.3.15.2.1 Input Format for SYNC and SysRefReq Pins These pins are single-ended but a differential signal can be converted to drive them. In the LVDS mode, if the INPIN\_FMT is set to LVDS mode, then the bias level can be adjusted with INPIN\_LVL and the hysteresis can be adjusted with INPIN HYST. Copyright © 2017, Texas Instruments Incorporated Figure 32. Driving SYNC/SYSREF With Differential Signal #### 7.3.15.2.2 SYSREF Output Format The SYSREF output comes in differential format through RFoutB. This will have a minimum voltage of about 2.3 V and a maximum of 3.3 V. If DC coupling cannot be used, there are two strategies for AC coupling. Copyright © 2017, Texas Instruments Incorporated Figure 33. SYSREF Output - 1. Send a series of pulses to establish a DC-bias level across the AC-coupling capacitor. - 2. Establish a bias voltage at the data converter that is below the threshold voltage by using a resistive divider. #### 7.3.15.3 Examples The SysRef can be used in a repeater mode (SYSREF\_REPEAT=1), which just echos the SysRefReq pin, after being re-clocked to the f<sub>INTERPOLATOR</sub> frequency and then f<sub>OUT</sub> (from RFoutA). Figure 34. SYSREF Out In Repeater Mode In master mode (SYSREF\_REPEAT=0), rising and falling edges at the SysRefReq pin are first re-clocked to the $f_{OSC}$ , then $f_{INTERPOLATOR}$ , and finally to $f_{OUT}$ . A programmable number of pulses is generated with a frequency equal to $f_{VCO}/(2\times Included DividexSYSREF_DIV\_PRExSYSREF\_DIV)$ . In continuous mode (SYSREF\_PULSE=0), the SysRefReq pin is held high to generate a continuous stream of pulses. In pulse mode (SYSREF\_PULSE=1), a finite number of pulses determined by SYSREF\_PULSE\_CNT is sent for each rising edge of the SysRefReq pin. Figure 35. Figure 1. SYSREF Out In Pulsed/Continuous Mode #### 7.3.15.4 SYSREF Procedure To use SYSREF, do the these steps: - 1. Put the device in SYNC mode using the procedure already outlined. - 2. Figure out IncludedDivide the same way it is done for SYNC mode. - 3. Calculate the SYSREF\_DIV\_PRE value such that the interpolator frequency ( $f_{INTERPOLATOR}$ ) is in the range of 800 to 1500 MHz. $f_{INTERPOLATOR} = f_{VCO}/IncludedDivide/SYSREF_DIV_PRE$ . Make this frequency a multiple of $f_{OSC}$ if possible. - 4. If using continuous mode (SYSREF\_PULSE=0), ensure the SysRefReg pin is high. - 5. If using pulse mode (SYSREF\_PULSE = 1), set up the pulse count as desired. Pulses are created by toggling the SysRefReq pin. - 6. Adjust the delay between the RFoutA and RFoutB signal using the JESD\_DACx\_CTL fields. #### 7.3.16 SysRefReg Pin The SysRefReq pin can be used in CMOS all the time, or LVDS mode is also optional if SYSREF\_REPEAT = 1. LVDS mode cannot be used in master mode. #### 7.4 Device Functional Modes Although there are a vast number of ways to configure this device, only one is really functional. **Table 22. Device Functional Modes** | MODE | DESCRIPTION | SOFTWARE SETTINGS | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | RESET | Registers are held in their reset state. This device does have a power on reset, but it is good practice to also do a software reset if there is any possibility of noise on the programming lines, especially if there is sharing with other devices. Also realize that there are registers not disclosed in the data sheet that are reset as well. | RESET = 1, POWERDOWN = 0 | | POWERDOWN | Device is powered down. | POWERDOWN = 1<br>or CE Pin = Low | | Normal operating mode | This is used with at least one output on as a frequency synthesizer. | | | SYNC mode | This is used where part of the channel divider is in the feedback path to ensure deterministic phase. | VCO_PHASE_SYNC = 1 | | SYSREF mode | In this mode, RFoutB is used to generate pulses for SYSREF. | VCO_PHASE_SYNC =1,<br>SYSREF_EN = 1 | #### 7.5 Programming The LMX2595 is programmed using 24-bit shift registers. The shift register consists of a R/W bit (MSB), followed by a 7-bit address field and a 16-bit data field. For the R/W bit, 0 is for write, and 1 is for read. The address field ADDRESS[6:0] is used to decode the internal register address. The remaining 16 bits form the data field DATA[15:0]. While CSB is low, serial data is clocked into the shift register upon the rising edge of clock (data is programmed MSB first). When CSB goes high, data is transferred from the data field into the selected register bank. See Figure 1 for timing details. #### 7.5.1 Recommended Initial Power-Up Sequence For the most reliable programming, TI recommends this procedure: - 1. Apply power to device. - 2. Program RESET = 1 to reset registers. - 3. Program RESET = 0 to remove reset. - 4. Program registers as shown in the register map in REVERSE order from highest to lowest. - 5. Program register R0 one additional time with FCAL\_EN = 1 to ensure that the VCO calibration runs from a stable state. #### 7.5.2 Recommended Sequence for Changing Frequencies The recommended sequence for changing frequencies is as follows: - 1. Change the N divider value. - 2. Program the PLL numerator and denominator. - 3. Program $FCAL_EN(R0[3]) = 1$ . #### 7.6 Register Maps and Descriptions Note that for registers that have numbers, but defined programmable bits, it is necessary to program these values just as shown in the register map. Registers must be programmed from highest to lowest (R0 Last) ### Table 23. Full Register Map | | | | | | | | | | • | able 23 | o. Fuii | Regi | Stel IVI | ap | | | | | | | | | | | |-----|-----|----|----|----|----|----|----|----|-------------|---------------------------------------|---------|------------|---------------------------------------|---------------------------|------------------|-------------|-------------|--------|-------|--------|-----------------|---------------------------|-----------|-------------------| | | R/W | A6 | A5 | A4 | А3 | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RAMP<br>_EN | VCO<br>_PH<br>ASE<br>_SY<br>NC_<br>EN | 1 | 0 | 0 | 1 | OUT<br>_MU<br>TE | FCAL<br>D_/ | _HPF<br>ADJ | FCAL_A | _LPFD | 1 | FCA<br>L<br>_EN | MUX<br>OUT<br>_LD_<br>SEL | RES<br>ET | POW<br>ERD<br>OWN | | R1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | CAI | L_CLK_ | DIV | | R2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R3 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | R4 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | | R5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | R6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | R7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | OUT<br>_FO<br>RCE | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | R8 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | VCO<br>_DA<br>CISE<br>T_F<br>ORC<br>E | 1 | 0 | VCO<br>_CA<br>PCT<br>RL_F<br>ORC<br>E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R9 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | OSC<br>_2X | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R10 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | | MULT | | | 1 | 0 | 1 | 1 | 0 | 0 | 0 | | R11 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | | PLI | R | | | | 1 | 0 | 0 | 0 | | R12 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | | 1 | | | PLL_F | R_PRE | | | 1 | | | | R13 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R14 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | CPG | ı | 0 | 0 | 0 | 0 | | R15 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | R16 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | VCC | D_DACI | ISET | | | | | R17 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | , | VCO_D | ACISE | T_STR1 | | | | | R18 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | | R19 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | | ١ | /CO_C | APCTR | L | | | | R20 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | \ | /CO_SE | EL | VCO<br>_SEL<br>_FO<br>RCE | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | | R21 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R22 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | www.ti.com ## **Table 23. Full Register Map (continued)** | | D AM | 4.0 | A.F. | A 4 | A 2 | 4.0 | 8.4 | 4.0 | D45 | D44 | D42 | D40 | D44 | D40 | D0 | Do | D7 | DC | DE | D4 | Da | D0 | D4 | DO | |------------|------|-----|------|-----|-----|-----|-----|-----|-------|------------------------|-----|------|------|------|-------|---------|-----------------|-----------------|--------------------------|----|------|------|-------|-----------| | Doo | R/W | A6 | A5 | A4 | A3 | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R23 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | R24<br>R25 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | R25 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | K20 | U | U | U | ı | - 1 | U | ! | U | U | U | U | U | ı | 1 | U | ı | ! | U | 1 | ı | U | U | U | VCO | | R27 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 2X<br>_EN | | R28 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | R29 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | R30 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | R31 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | CHDI<br>V<br>_DIV<br>2 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | R32 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | R33 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | | R34 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PLI | N[18 | :16] | | R35 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R36 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | PLL_N | | | | | | | | | | | | | | | | | R37 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | MASH | | | | | | | | 0 | | | | | | | | | R38 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | | | | | | | PLL_ | _DEN[3 | 1:16] | | | | | | | | | R39 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | | | | | | PLL | _DEN[ | 15:0] | | | | | | | | | R40 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | | | | | | | [31:16] | | | | | | | | | | R41 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | | | | | | | | [15:0] | | | | | | | | | | R42 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | | | | | | PLL_ | _NUM[3 | 1:16] | | | | | | | | | R43 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | | | | | | PLL | _NUM[ | 15:0] | | | | | | | | | R44 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | OUTA | _PWR | | | OUT<br>B_P<br>D | OUT<br>A_P<br>D | MAS<br>H_R<br>ESE<br>T_N | 0 | 0 | MAS | SH_OR | DER | | R45 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | OUTA | _MUX | OUT | _ISET | 0 | 1 | 1 | | - | OUTB | _PWR | - | | | R46 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | OUTB | _MUX | | R47 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R48 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R49 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Submit Documentation Feedback Copyright © 2017–2018, Texas Instruments Incorporated # Table 23. Full Register Map (continued) | R50 0 0 1 1 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | 1 | | | | | | . tog.c | | ap (00 | | , | | | | | | | 1 | 1 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----|----|----|----|----|----|----|-------|-------|---------|-------|--------|---------|-------|--------|---------|--------|-------|-------------|-------|-------------------|----|-------------| | R5 | | R/W | A6 | A5 | A4 | A3 | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R52 | R50 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R53 | R51 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R54 | R52 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | R55 | R53 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R56 0 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | R54 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R57 O | R55 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R58 0 0 1 1 1 0 1 0 IPIN_IGNO RE INPIN_LVL VST | R56 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R58 | R57 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | R60 | R58 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | | N_H | INPIN | N_LVL | IN | IPIN_FN | ИT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | R61 0 0 1 1 1 1 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | R59 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LD_T<br>YPE | | R62 0 0 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | R60 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | | | | | | | LD_DL | Y | | | | | | | | | R63 | R61 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | | R64 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | R62 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | R65 0 1 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | R63 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R66 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | R64 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | R67 O | R65 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R68 0 1 0 0 0 1 0 0 0 1 0 0 0 0 0 0 0 0 0 | R66 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | R69 0 | R67 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R70 | R68 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | R71 0 1 0 0 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 2 SYS REF PLU SE | R69 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | | | | | | MA | SH_R | ST_COL | JNT[31: | 16] | | | | | | | | R71 0 1 0 0 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | R70 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | | | | | M | ASH_R | ST_CO | UNT[15 | 5:0] | | | | | | | | R73 0 1 0 0 1 0 0 1 0 0 0 0 0 JESD_DAC2_CTRL JESD_DAC1_CTRL R74 0 1 0 0 1 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 <t< td=""><td>R71</td><td>0</td><td>1</td><td>0</td><td>0</td><td>0</td><td>1</td><td>1</td><td>1</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>SYSR</td><td>EF_DI\</td><td>/_PRE</td><td>REF<br/>_PUL</td><td>REF</td><td>REF<br/>_RE<br/>PEA</td><td>0</td><td>1</td></t<> | R71 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SYSR | EF_DI\ | /_PRE | REF<br>_PUL | REF | REF<br>_RE<br>PEA | 0 | 1 | | R74 0 1 0 1 0 1 0 SYSREF_PULSE_CNT JESD_DAC4_CTRL JESD_DAC3_CTRL R75 0 1 0 0 1 0 0 0 0 1 CHDIV 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 <t< td=""><td>R72</td><td>0</td><td>1</td><td>0</td><td>0</td><td>1</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td></td><td></td><td>*</td><td></td><td>SY</td><td>SREF_</td><td>DIV</td><td></td><td></td><td></td><td>*</td></t<> | R72 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | * | | SY | SREF_ | DIV | | | | * | | R75 0 1 0 1 0 1 1 0 0 0 0 1 CHDIV 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 </td <td>R73</td> <td>0</td> <td>1</td> <td>0</td> <td>0</td> <td>1</td> <td>0</td> <td>0</td> <td>1</td> <td>0</td> <td>0</td> <td>0</td> <td>0</td> <td></td> <td>JE</td> <td>SD_DA</td> <td>C2_CT</td> <td>RL</td> <td></td> <td></td> <td>JE</td> <td>SD_DA</td> <td>C1_CT</td> <td>RL</td> <td></td> | R73 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | JE | SD_DA | C2_CT | RL | | | JE | SD_DA | C1_CT | RL | | | R76 0 1 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 | R74 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | SYSRE | F_PUL | SE_CN | Т | | JE | SD_DA | C4_CT | RL | | | JE | SD_DA | C3_CT | RL | | | | R75 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | | | CHDIV | , | | 0 | 0 | 0 | 0 | 0 | 0 | | R77 0 1 0 0 1 1 0 1 0 1 0 0 0 0 0 0 0 0 0 | R76 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | | R77 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Submit Documentation Feedback 41 # Table 23. Full Register Map (continued) | | R/W | A6 | A5 | A4 | А3 | A2 | A1 | Α0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|----|----|----|----|----|----|----|----------------------------------------|-----|-----|-----|---------------------------------|------|----------------------------|--------|---------|--------|--------|--------|-------------|---------------|----|-------------------------------------| | R78 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | RAM<br>P_T<br>HRE<br>SH[3<br>2] | 0 | QUIC<br>K_R<br>ECA<br>L_EN | | | VCC | D_CAPO | CTRL_S | TRT | | | 1 | | R79 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | | J. | J. | | | F | RAMP_ | THRES | H[31:16 | <br>6] | | | | | | | | R80 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | | RAMP_ | THRES | SH[15:0 | ] | | | | | | | | R81 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RAM<br>P_LI<br>MIT_<br>HIGH<br>[32] | | R82 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | | | | | | R/ | AMP_LI | MIT_HI | GH[31: | 16] | | | | | | | | R83 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | | | | | R | AMP_L | IMIT_H | IGH[15 | :0] | | | | | | | | R84 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RAM<br>P_LI<br>MIT_<br>LOW<br>[32] | | R85 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | RAMP_LIMIT_LOW[31:16] | | | | | | | | | | | | | | | | | R86 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | | | | | | | | | | | | | | | | | R87 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R88 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R89 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R90 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R91 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R92 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R93 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R94 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R95 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R96 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | RAMP_BUR<br>ST_EN | | | | | F | RAMP_E | BURST. | _COUN | IT | | | | | 0 | 0 | | R97 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | RAMPO_RS 0 0 0 1 RAMP_TRIGB RAMP_TRIGA | | | | | | | | | | | 0 | RAMI<br>ST_ | P_BUR<br>TRIG | | | | R98 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | | | | | | RAMF | P0_INC[ | 29:16] | | | | | | | 0 | RAM<br>P0_D<br>LY | | R99 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | | | | | | | RAMI | P0_INC | [15:0] | | | | | | | | | R100 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | | | | | | | RA | MP0_L | .EN | | | | | | | | Product Folder Links: LMX2595 42 # Table 23. Full Register Map (continued) | | R/W | A6 | A5 | A4 | А3 | A2 | A1 | Α0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|----|----|----|----|----|----|----|-----|-----|-----|-----|-------|------------|-----------|--------|--------|-------------------|-------------------------|---------------------------|-------|------|-------------------|-------------------| | R101 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RAM<br>P1<br>_DLY | RAM<br>P1<br>_RS<br>T | RAM<br>P0<br>_NE<br>XT | 0 | 0 | RAN<br>_NE<br>_TI | MP0<br>EXT<br>RIG | | R102 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | • | | | | R/ | AMP1_I | NC[29: | 16] | | | | | | | R103 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | | · | , | | | | RAMI | P1_INC | [15:0] | | | | | | | | | R104 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | | | | | | | RA | MP1_L | EN | | | | | | | | | R105 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | | | | RAM | P_DLY | _CNT | | | | | RAM<br>P_M<br>ANU<br>AL | RAM<br>P1_N<br>EXT | 0 | 0 | RAMF<br>XT_ | | | R106 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RAM<br>P_T<br>RIG_<br>CAL | 0 | RAMF | P_SCAL<br>UNT | E_CO | | R107 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R108 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R109 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R110 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | rb_LD<br>N | _VTU<br>E | 0 | rb_ | _vco_s | SEL | 0 | 0 | 0 | 0 | 0 | | R111 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | rb. | _VCO_0 | CAPCT | RL | | | | R112 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | ### 7.6.1 General Registers R0, R1, & R7 ### Figure 36. Registers Excluding Address | Addre ss | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------|-------------|-----------------------------------|-----|-----|-----|-----|--------------|-------|----|-------|----|----|-------------|---------------------------|-----------|-------------------| | R0 | RAMP<br>_EN | VCO_<br>PHAS<br>E_SY<br>NC_E<br>N | 1 | 0 | 0 | 1 | OUT_<br>MUTE | FCAL_ | | FCAL_ | | 1 | FCAL<br>_EN | MUX<br>OUT_<br>LD_S<br>EL | RESE<br>T | POW<br>ERDO<br>WN | | R1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | CA | L_CLK_I | DIV | | R7 | 0 | OUT_<br>FORC<br>E | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 24. Field Descriptions** | | | Table | 24. i ieiu | Descriptions | |----------|----------------|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Location | Field | Туре | Reset | Description | | R0[15] | RAMP_EN | R/W | 0 | Disable frequency ramping mode Enable frequency ramping mode | | R0[14] | VCO_PHASE_SYNC | R/W | 0 | 0 : Disable phase SYNC mode 1 : Enable phase SYNC mode | | R0[9] | OUT_MUTE | R/W | 0 | Mute the outputs when the VCO is calibrating. 0 : Disabled. If disabled, also be sure to enable OUT_FORCE 1 : Enabled. If enabled, also be sure to disable OUT_FORCE | | R0[8:7] | FCAL_HPFD_ADJ | R/W | | Set this field in accordance to the phase-detector frequency for optimal VCO calibration. $0:f_{PD}\leq 100\text{ MHz}\\1:100\text{ MHz}200\text{ MHz}$ | | R0[6:5] | FCAL_LPFD_ADJ | R/W | 0 | Set this field in accordance to the phase detector frequency for optimal VCO calibration. 0: $f_{PD} \ge 10$ MHz 1: 10 MHz > $f_{PD} \ge 5$ MHz 2: 5 MHz > $f_{PD} \ge 2.5$ MHz 3: $f_{PD} < 2.5$ MHz | | R0[3] | FCAL_EN | R/W | 0 | Enablie the VCO frequency calibration. Also note that the action of programming this bit to a 1 activates the VCO calibration | | R0[2] | MUXOUT_LD_SEL | R/W | 0 | Selects the state of the function of the MUXout pin 0: Readback 1: Lock detect | | R0[1] | RESET | R/W | 0 | Resets and holds all state machines and registers to default value. 0: Normal operation 1: Reset | | R0[0] | POWERDOWN | R/W | 0 | Powers down entire device 0: Normal operation 1: Powered down | | R1[2:0] | CAL_CLK_DIV | R/W | 3 | Sets divider for VCO calibration state machine clock based on input frequency. 0: Divide by 1. Use for $f_{OSC} \le 200$ MHz 1: Divide by 2. 200 MHz < $f_{OSC} \le 400$ MHz 2: Divide by 4. 400 MHz < $f_{OSC} \le 800$ MHz 3: Divide by 8. $f_{OSC} > 800$ MHz | | R7[14] | OUT_FORCE | R/W | 0 | Works with OUT_MUTE in disabling outputs when VCO calibrating. | #### 7.6.2 Input Path Registers ### Figure 37. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|------------|-----------------------------------------------|-----|----|----|----|----|----|----|----|----|----|----| | R9 | 0 | 0 | 0 | OSC_<br>2X | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R10 | 0 | 0 | 0 | 1 | MULT 1 0 1 1 0 0 | | | | | | | | | | | | | R11 | 0 | 0 | 0 | 0 | PLI R 1 0 0 0 | | | | | | | | | | | | | R12 | 0 | 1 | 0 | 1 | PLL_R 1 0 0 0 0 0 0 0 0 0 | | | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 25. Field Descriptions** | Location | Field | Туре | Reset | Description | |-----------|-----------|------|-------|-------------------------------------------------------------------------------------| | R9[12] | OSC_2X | R/W | 0 | Low=noise OSCin frequency doubler. 0: Disabled 1: Enabled | | R10[11:7] | MULT | R/W | 1 | Programmable input frequency multiplier 0,2,,8-31: Reserved 1: Byapss 3: 3X 7: 7X | | R11[11:4] | PLL_R | R/W | 1 | Programmable input path divider after the programmable input frequency multiplier. | | R12[11:0] | PLL_R_PRE | R/W | 1 | Programmable input path divider before the programmable input frequency multiplier. | ### 7.6.3 Charge Pump Registers (R13, R14) #### Figure 38. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|-----|-----|----|----|----|----|-----|----|----|----|----|----| | R14 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | CPG | | 0 | 0 | 0 | 0 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## **Table 26. Field Descriptions** | Location | Field | Туре | Reset | Description | |----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | R14[6:4] | CPG | R/W | 7 | Effective charge-pump current. This is the sum of up and down currents. 0: 0 mA 1: 6 mA 2: Reserved 3: 12 mA 4: 3 mA 5: 9 mA 6: Reserved 7: 15 mA | # 7.6.4 VCO Calibration Registers ### Figure 39. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----------------------------------|-----|--------|-----------------------------------|---------------------------|----|----|----|----|-------|--------|--------|----|----|----| | R8 | 0 | VCO_<br>DACI<br>SET_<br>FORC<br>E | 1 | 0 | VCO_<br>CAPC<br>TRL_<br>FORC<br>E | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R16 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | VCO_D | ACISET | | | | | | R17 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | VCO_D | ACISET | _STRT | | | | | R19 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | | | VCO_C | APCTRL | | | | | R20 | 1 | 1 | \ | /CO_SE | L | VCO_<br>SEL_<br>FORC<br>E | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # **Table 27. Field Descriptions** | Location | Field | Туре | Reset | Description | |------------|-------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------| | R8[14] | VCO_DACISET_FORCE | R/W | 0 | This forces the VCO_DACISET value | | R8[11] | VCO_CAPCTRL_FORCE | R/W | 0 | This forces the VCO_CAPCTRL value | | R16[8:0] | VCO_DACISET | R/W | 128 | This sets the final amplitude for the VCO calibration in the case that amplitude calibration is forced. | | R17[8:0] | VCO_DACISET_STRT | R/W | 250 | This sets the initial starting point for the VCO amplitude calibration. | | R19[7:0] | VCO_CAPCTRL | R/W | 183 | This sets the final VCO band when VCO_CAPCTRL is forced. | | R20[13:11] | VCO_SEL | R/W | 7 | This sets VCO start core for calibration and the VCO when it is forced. 0: Not Used 1: VCO1 2: VCO2 3: VCO3 4: VCO4 5: VCO5 6: VCO6 7: VCO7 | | R20[10] | VCO_SEL_FORCE | R/W | 0 | This forces the VCO to use the core specified by VCO_SEL. It is intended mainly for diagnostic purposes. 0: Disabled (recommended) 1: Enabled | ### 7.6.5 N Divider, MASH, and Output Registers ### Figure 40. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|------------------------|-----|-----|------|--------|--------|------|---------|-------------|-------------|----------------------|----|------|------|---------|------| | R34 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PL | L_N[18: | | | R36 | | | | | | | | PLI | _N | | | | | | | | | R37 | MASH<br>SEE<br>D<br>EN | 0 | | | PFD_DI | _Y_SEL | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | R38 | | | | | | | | PLL_DE | N[31:16] | | | | | | | | | R39 | | | | | | | | PLL_DE | N[15:0] | | | | | | | | | R40 | | | | | | | | [31:16] | | | | | | | | | | R41 | | | | | | | | [15 | 5:0] | | | | | | | | | R42 | | | | | | | | PLL_NU | M[31:16] | ] | | | | | | | | R43 | | | | | | | | PLL_NL | JM[15:0] | | | | | | | | | R44 | 0 | 0 | | | OUTA | _PWR | | | OUTB<br>_PD | OUTA<br>_PD | MASH<br>_RES<br>ET_N | 0 | 0 | MAS | SH_ORE | DER | | R45 | 1 | 1 | 0 | OUTA | _MUX | OUT | ISET | 0 | 1 | 1 | | | OUTB | _PWR | | | | R46 | 6 0 0 0 0 0 1 1 | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | OUTB | _MUX | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 28. Field Descriptions** | Location | Field | Туре | Reset | Description | |------------------------|-------------------------|------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R34[2:0]<br>R36[15:0] | PLL_N | R/W | 100 | The PLL_N divider value is in the feedback path and divides the VCO frequency. 0: Disabled 1: Enabled | | R37[15] | MASH_SEED_EN | R/W | 0 | Enabling this bit allows the to be applied to shift the phase at the output or optimize spurs. | | R37[13:8] | PFD_DLY_SEL | R/W | 2 | The PFD_DLY_SEL must be adjusted in accordance to the N divider value. This is with the functional description for the N divider. | | R38[15:0]<br>R39[15:0] | PLL_DEN | R/W | 42949672<br>95 | The fractional denominator. | | R40[15:0]<br>R41[15:0] | | R/W | 0 | The initial state of the MASH engine first accumulator. Can be used to shift phase or optimize fractional spurs. Every time the field is programmed, it ADDS this MASH seed to the existing one. To reset it, use the MASH_RESET_N bit. | | R42[15:0]<br>R43[15:0] | PLL_NUM | R/W | 0 | The fractional numerator | | R44[13:8] | OUTA_PWR | R/W | 31 | Adjusts output power. Higher numbers give more output power to a point, depending on the pullup component used. | | R44[7] | OUTB_PD | R/W | 1 | Powers down output B 0: Output B active 1: Output B powered down | | R44[6] | OUTA_PD | R/W | 0 | Powers down output A 0: Output A Active 1: Output A powered down | | R44[5] | R44[5] MASH_RESET_N R/W | | 1 | Resets MASH circuitry to an initial state 0: MASH held in reset. All fractions are ignored 1: Fractional mode enabled. MASH is NOT held in reset. | ### **Table 28. Field Descriptions (continued)** | Location | Field | Туре | Reset | Description | |------------|------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R44[2:0] | MASH_ORDER | R/W | 0 | Sets the MASH order 0: Integer mode 1: First order modulator 2: Second order modulator 3: Third order modulator 4: Fourth order modulator 5-7: Reserved | | R45[12:11] | OUTA_MUX | R/W | 1 | Selects what signal goes to RFoutA 0: Channel divider 1: VCO 2: VCO2X (Also ensure VCO2X_EN=1) 3: High impedance | | R45[10:9] | OUT_ISET | R/W | 0 | Setting to a lower value allows slightly higher output power at higher frequencies at the expense of higher current consumption. 0: Maximum output power boost 3: No output power boost | | R45[5:0] | OUTB_PWR | R/W | 31 | Output power setting for RFoutB. | | R46[1:0] | OUTB_MUX | R/W | 1 | Selects what signal goes to RFoutB 0: Channel divider 1: VCO 2: SysRef (also ensure SYSREF_EN=1) 3: High impedance | ## 7.6.6 SYNC and SysRefReq Input Pin Register # Figure 41. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|----------------------|--------------------|-------|-------|-----|---------|------------|----|----|----|----|----|----|----|----|----| | R58 | INPIN<br>_IGN<br>ORE | INPIN<br>_HYS<br>T | INPIN | I_LVL | 11 | IPIN_FM | <b>I</b> T | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### **Table 29. Field Descriptions** | Location | Field | Туре | Reset | Description | |------------|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R58[15] | INPIN_IGNORE | R/W | 1 | Ignore SYNC and SysRefReq Pins 0: Pins are used. Only valid for VCO_PHASE_SYNC=1 1: Pin is ignored | | R58[14] | INPIN_HYST | R/W | 0 | High Hysteresis for LVDS mode<br>0: Disabled<br>1: Enabled | | R58[13:12] | INPIN_LVL | R/W | 0 | Sets bias level for LVDS mode. In LVDS mode, a voltage divider can be inserted to reduce susceptibility to common-mode noise of an LVDS line because the input is single-ended. With a reasonable setup, TI recommends using INPIN_LVL=01 (Vin) to use the entire signal swing of an LVDS line. 0: Vin/4 1: Vin 2: Vin/2 3: Invalid | | R58[11:9] | INPIN_FMT | R/W | 0 | 0: SYNC = SysRefReq = CMOS 1: SYNC = LVDS, SysRefReq=CMOS 2: SYNC = CMOS, SysRefReq = LVDS 3: SYNC = SysRefReq = LVDS 4: SYNC = SysRefReq = CMOS 5: SYNC = LVDS (filtered), SysRefReq=CMOS 6: SYNC = CMOS, SysRefReq = LVDS (filtered) 7: SYNC = SysRefReq = LVDS (filtered) | #### 7.6.7 Lock Detect Registers #### Figure 42. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|-----|-----|----|-----|-----|----|----|----|----|----|----|-------------| | R59 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | LD_T<br>YPE | | R60 | | | | | | | | LD_ | DLY | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 30. Field Descriptions** | Location | Field | Туре | Reset | Description | |-----------|---------|------|-------|---------------------------------------------------------------------------------------------------------------------| | R59[0] | LD_TYPE | R/W | 1 | Lock detect type 0: VCO calibration status 1: VCO calibration status and Vtune | | R60[15:0] | LD_DLY | R/W | 1000 | This is the delay added to the lock detect after the VCO calibration is successful. It is in phase-detector cycles. | #### 7.6.8 MASH\_RESET ### Figure 43. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|----------------------|-----|-----|-----|-----|-----|------|---------|-------|--------|----|----|----|----|----|----| | R69 | | | | | | | MASH | H_RST_0 | COUNT | 31:16] | | | | | | | | R70 | MASH_RST_COUNT[15:0] | | | | | | | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### **Table 31. Field Descriptions** | Location | Field | Туре | Reset | Description | |------------------------|----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R69[15:0]<br>R70[15:0] | MASH_RST_COUNT | R/W | 50000 | If not using this device in fractional mode with VCO_PHASE_SYNC=1, then this field can be set to 0. In phase-sync mode with fractions, this bit is used so that there is a delay for the VCO divider after the MASH is reset. This delay must be set to greater than the lock time of the PLL. It does impact the latency time of the SYNC feature. | # 7.6.9 SysREF Registers ### Figure 44. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|--------|--------|-----|-----|-----|--------|---------|------|---------|-------|----------------------|-------------------|---------------------------|-----|----| | R71 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SYSF | REF_DIV | _PRE | SYSR<br>EF_P<br>ULSE | SYSR<br>EF_E<br>N | SYSR<br>EF_R<br>EPEA<br>T | 0 | 1 | | R72 | 0 | 0 | 0 | 0 | 0 | | | | | SY | SREF_ | OIV | | | | | | R73 | 0 | 0 | 0 | 0 | | JI | ESD_DA | .C2_CTR | RL. | | | JI | ESD_DA | .C1_CTR | lL. | | | R74 | SY | SREF_P | ULSE_C | CNT | | JI | ESD_DA | C4_CTR | RL | | | JI | ESD_DA | C3_CTR | .L | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # **Table 32. Field Descriptions** | Location | Field | Туре | Reset | Description | |------------|------------------|------|-------|-----------------------------------------------------------------------------------------------| | R71[7:5] | SYSREF_DIV_PRE | R/W | 4 | Pre divider for SYSREF 1: Divide by 1 2: Divide by 2 4: Divide by 4 All other states: invalid | | R71[4] | SYSREF_PULSE | R/W | 0 | Enable pulser mode in master mode 0: Disabled 1: Enabled | | R71[3] | SYSREF_EN | R/W | 0 | Enable SYSREF | | R71[2] | SYSREF_REPEAT | R/W | 0 | Enable repeater mode 0: Master mode 1: Repeater mode | | R72[10:0] | SYSREF_DIV | R/W | 0 | Divider for the SYSREF 0: Divide by 4 1: Divide by 6 2: Divide by 8 2047: Divide by 4098 | | R73[5:0] | JESD_DAC1_CTRL | R/W | 63 | These are the adjustments for the delay for the SYSREF. Two of | | R73[11:6] | JESD_DAC2_CTRL | R/W | 0 | these must be zero and the other two values must sum to 63. | | R74[5:0] | JESD_DAC3_CTRL | R/W | 0 | | | R74[11:6] | JESD_DAC4_CTRL | R/W | 0 | | | R74[15:12] | SYSREF_PULSE_CNT | R/W | 0 | Number of pulses in pulse mode in master mode | # 7.6.10 CHANNEL Divider Registers ### Figure 45. Registers Excluding Address | Reg | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|----|----------------|----|----|----|----|---|-------|---|---|---|---|---|---|---|--------------| | R27 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | VCO2X<br>_EN | | R31 | 0 | CHDIV<br>_DIV2 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | R75 | 0 | 0 | 0 | 0 | 1 | | | CHDIV | | | 0 | 0 | 0 | 0 | 0 | 0 | # **Table 33. Field Descriptions** | Location | Field | Туре | Reset | Description | |-----------|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | R27[0] | VCO2X_EN | R/W | 0 | VCO doubler 0: Disabled 1: Enabled | | R31[14] | CHDIV_DIV2 | R/W | 0 | Enable driver buffer for CHDIV>2<br>0: Disabled (only valid for CHDIV=2)I<br>1: Enabled (Use for CHDIV>2) | | R75[10:6] | CHDIV | R/W | 0 | VCO divider value 0: 2 1: 4 2: 6 3: 8 4: 12 5: 16 6: 24 7: 32 8: 48 9: 64 10: 72 11: 96 12: 128 13: 192 14: 256 15: 384 16: 512 17: 768 18-31: Reserved | # 7.6.11 Ramping and Calibration Fields ### Figure 46. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-------------------|-----|-----|-----|-----------------------------|-----|----------------------------|------------------|---------|------|----|----|----|----|----|----| | R78 | 0 | 0 | 0 | 0 | RAMP<br>_THR<br>ESH[3<br>2] | 0 | QUIC<br>K_RE<br>CAL_<br>EN | VCO_CAPCTRL_STRT | | | | | | 1 | | | | R79 | | | | | | | RAI | MP_THR | ESH[31: | :16] | | | | | | | | R80 | RAMP_THRESH[15:0] | | | | | | | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### **Table 34. Field Descriptions** | Location | Field | Туре | Reset | Description | |-----------------------------------|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R78[11]<br>R79[15:0]<br>R80[15:0] | RAMP_THRESH | R/W | 0 | This sets how much the ramp can change the VCO frequency before calibrating. If this frequency is chosen to be $\Delta f$ , then it is calculated as follows: RAMP_THRESH = $(\Delta f / f_{PD}) \times 16777216$ | | R78[9] | QUICK_RECAL_EN | R/W | 0 | Causes the initial VCO_CORE, VCO_CAPCTRL, and VCO_DACISET to be based on the last value. Useful if the frequency change is small, as is often the case for ramping. 0: Disabled 1: Enabled | | R78[8:1] | VCO_CAPCTRL_STRT | R/W | 0 | This sets the initial value for VCO_CAPCTRL if not overridden by other settings. Smaller values yield a higher frequency band within a VCO core. Valid number range is 0 to 183. | #### 7.6.12 Ramping Registers These registers are only relevant for ramping functions and are enabled if and only if RAMP\_EN (R0[15]) = 1. #### 7.6.12.1 Ramp Limits Figure 47. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----------------------|-----|-----|-----|-----|-----|---------|---------|--------|----|----|----|----|----|---------------------------------| | R81 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RAMP<br>_LIMI<br>T_HIG<br>H[32] | | R82 | | | | | | | RAM | P_LIMIT | _HIGH[3 | 31:16] | | • | | | | | | R83 | | RAMP_LIMIT_HIGH[15:0] | | | | | | | | | | | | | | | | R84 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RAMP<br>_LIMI<br>T_LO<br>W[32] | | R85 | | | | | | | RAM | P_LIMIT | _LOW[3 | 1:16] | | | | | | | | R86 | | RAMP_LIMIT_LOW[15:0] | | | | | | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### **Table 35. Field Descriptions** | Location | Field | Туре | Reset | Description | |----------------------------------|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R81[0]<br>R82[15:0]<br>R83[15:0] | RAMP_LIMIT_HIGH | R/W | 0 | This sets a maximum frequency that the ramp can not exceed so that the VCO does not get set beyond a valid frequency range. Suppose $f_{HIGH}$ is this frequency and $f_{VCO}$ is the starting VCO frequency then: For $f_{HIGH} \ge f_{VCO}$ : RAMP_LIMIT_HIGH = $(f_{HIGH} - f_{VCO})/f_{PD} \times 16777216$ For $f_{HIGH} < f_{VCO}$ this is not a valid condition to choose. | | R84[0]<br>R85[15:0]<br>R86[15:0] | RAMP_LIMIT_LOW | R/W | 0 | This sets a minimum frequency that the ramp can not exceed so that the VCO does not get set beyond a valid frequency range. Suppose $f_{LOW}$ is this frequency and $f_{VCO}$ is the starting VCO frequency then: For $f_{LOW} \le f_{VCC}$ : RAMP_LIMIT_LOW = $2^{33}$ – 16777216 x ( $f_{VCO}$ – $f_{LOW}$ ) / $f_{PD}$ For $f_{LOW} > f_{VCO}$ this is not a valid condition to choose. | # 7.6.12.2 Ramping Triggers, Burst Mode, and RAMP0\_RST ### Figure 48. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|---------------------------|-----|------------------|-----|-----|-----|-------|--------|----|----|-------|-------|----|----|----|--------------| | R96 | RAMP<br>_BUR<br>ST_E<br>N | | RAMP_BURST_COUNT | | | | | | | | | 0 | 0 | | | | | R97 | RAMP<br>0_RS<br>T | 0 | 0 | 0 | 1 | | RAMP_ | _TRIGB | | | RAMP_ | TRIGA | | 0 | | _BURS<br>RIG | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### **Table 36. Field Descriptions** | Location | Field | Туре | Reset | Description | |------------------|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R96[15] | RAMP_BURST_EN | R/W | 0 | Enables burst ramping mode. In this mode, a RAMP_BURST_COUNT ramps are sent out when RAMP_EN is set from 0 to 1. 0: Disabled 1: Enabled | | RAMP96[1<br>4:2] | RAMP_BURST_COUNT | R/W | 0 | Sets how many ramps are run in burst ramping mode. | | R97[15] | RAMP0_RST | R/W | 0 | Resets RAMP0 at start of ramp to eliminate round-off errors. Must only be used in automatic ramping mode. 0: Disabled 1: Enabled | | R97[6:3] | RAMP_TRIGA | R/W | 0 | Multipurpose Trigger A definition: 0: Disabled 1: RampClk pin rising edge 2: RampDir pin rising edge 4: Always triggered 9: RampClk pin falling edge 10: RampDir pin falling edge All other states: reserved | | R97[10:7] | RAMP_TRIGB | R/W | 0 | Multipurpose trigger B definition: 0: Disabled 1: RampClk pin Rising Edge 2: RampDir pin Rising Edge 4: Always Triggered 9: RampClk pin Falling Edge 10: RampDir pin Falling Edge All other states: Reserved | | R97[1:0] | RAMP_BURST_TRIG | R/W | 0 | Ramp burst trigger definition that triggers the next ramp in the count. Note that RAMP_EN starts the count, not this word. 0: Ramp Transition 1: Trigger A 2: Trigger B 3: Reserved | ### 7.6.12.3 Ramping Configuration # Figure 49. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-------------------------------|-----|-----|-----|-----|--------|---------|----------|-------------------|-------------------|------------------------|----|---------------|--------|-------------------| | R98 | | | | | | R | AMP0_I | NC[29:1 | 6] | | | | | | 0 | RAMP<br>0_DL<br>Y | | R99 | | RAMP0_INC[15:0] | | | | | | | | | | | | | | | | R100 | | | | | | | | RAMP | 0_LEN | | | | | | | | | R101 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RAMP<br>1<br>_DLY | RAMP<br>1<br>_RST | RAMP<br>0<br>_NEX<br>T | 0 | 0 | | MP0_<br>_TRIG | | R102 | 0 | 0 | | | | | | R | AMP1_I | NC[29:1 | 6] | | | | | | | R103 | | | | | | | F | RAMP1_ | INC[15:0 | 0] | | | | | | | | R104 | | | | | | | | RAMP | 1_LEN | | | | | | | | | R105 | | RAMP_DLY_CNT RAMP RAMP 1 | | | | | | | | | | 0 | | MP1_<br>_TRIG | | | | R106 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RAMP<br>_TRIG<br>_CAL | 0 | RAMP_ | _SCALE | _COUN | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### **Table 37. Field Descriptions** | Location | Field | Туре | Reset | Description | |--------------------------|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R98[15:2]<br>R99[15:0] | RAMP0_INC | R/W | 0 | 2's complement of the amount the RAMP0 is incremented in phase detector cycles. | | R98[0] | RAMP0_DLY | R/W | 0 | Enabling this bit uses two clocks instead of one to clock the ramp. Effectively doubling the length. 0: Normal ramp length 1: Double ramp length | | R100[15:0] | RAMP0_LEN | R/W | 0 | Length of RAMP0 in phase detector cycles | | R101[6] | RAMP1_DLY | R/W | 0 | Enabling this bit uses two clocks instead of one to clock the ramp. Effectively doubling the length. 0: Normal ramp length 1: Double ramp length | | R101[5] | RAMP1_RST | R/W | 0 | Resets RAMP1 to eliminate rounding errors. Must be used in automatic ramping mode. 0: Disabled 1: Enabled | | R101[4] | RAMP0_NEXT | R/W | 0 | Defines what ramp comes after RAMP0 0: RAMP0 1: RAMP1 | | R101[1:0] | RAMP0_NEXT_TRIG | R/W | 0 | Defines what triggers the next ramp 0: RAMP0_LEN timeout counter 1: Trigger A 2: Trigger B 3: Reserved | | R102[13:0]<br>R103[15:0] | RAMP1_INC | R/W | 0 | 2's complement of the amount the RAMP1 is incremented in phase detector cycles. | | R104[15:0] | RAMP1_LEN | R/W | 0 | Length of RAMP1 in phase detector cycles | | R105[15:6] | RAMP_DLY_CNT | R/W | 0 | This is the number of state machine clock cycles for the VCO calibration in automatic mode. If the VCO calibration is less, then it is this time. if it is more then the time is the VCO caliabration time. | | R105[5] | RAMP_MANUAL | R/W | 0 | Enables manual ramping mode, otherwise automatic mode 0: Automatic ramping mode 1: Manual ramping mode | ### **Table 37. Field Descriptions (continued)** | Location | Field | Туре | Reset | Description | |-----------|------------------|------|-------|--------------------------------------------------------------------------------------------------------| | R105[4] | RAMP1_NEXT | R/W | 0 | Determines what ramp comes after RAMP1: 0: RAMP0 1: RAMP1 | | R105[1:0] | RAMP_NEXT_TRIG | R/W | 0 | Defines what triggers the next ramp 0: RAMP1_LEN timeout counter 1: Trigger A 2: Trigger B 3: Reserved | | R106[4] | RAMP_TRIG_CAL | R/W | 0 | Enabling this bit forces the VCO to calibrate after the ramp. | | R106[2:0] | RAMP_SCALE_COUNT | R/W | 7 | Multiplies RAMP_DLY count by 2 <sup>RAMP_SCALE_COUNT</sup> | ### 7.6.13 Readback Registers ### Figure 50. Registers Excluding Address | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|-----|-----|-----|------------|------------|------------------|----------------|----|----|----|----|----|----|----| | R110 | 0 | 0 | 0 | 0 | 0 | rb_<br>VTU | LD_<br>JNE | 0 | 0 rb_VCO_SEL | | 0 | 0 | 0 | 0 | 0 | | | R111 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 rb_VCO_CAPCTRL | | | | | | | | | | R112 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | rb_VCO_DACISET | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # **Table 38. Field Descriptions** | Location | Field | Туре | Reset | Description | |------------|----------------|------|-------|-----------------------------------------------------------------------------------------------------------| | R110[10:9] | rb_LD_VTUNE | R | 0 | Readback of Vtune lock detect 0: Unlocked (Vtune low) 1: Invalid State 2: Locked 3: Unlocked (Vtune High) | | R110[7:5] | rb_VCO_SEL | R | 0 | Reads back the actual VCO that the calibration has selected. 0: Invalid 1: VCO1 7: VCO7 | | R111[7:0] | rb_VCO_CAPCTRL | R | 183 | Reads back the actual CAPCTRL capcode value the VCO calibration has chosen. | | R112[8:0] | rb_VCO_DACISET | R | 170 | Reads back the actual amplitude (DACISET) value that the VCO calibration has chosen. | ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information #### 8.1.1 OSCin Configuration OSCin supports single or differential-ended clock. There must be a AC -coupling capacitor in series before the device pin. The OSCin inputs are high impedance CMOS with internal bias voltage. TI recommends putting termination shunt resistors to terminate the differential traces (if there are $50-\Omega$ characteristic traces, place $50-\Omega$ resistors). The OSCin and OSCin\* side should be matched in layout. A series AC-coupling capacitors should immediately follow OSCin pins in the board layout, then the shunt termination resistors to ground should be placed after. Input clock definitions are shown in Figure 51: Figure 51. Input Clock Definitions #### 8.1.2 OSCin Slew Rate The slew rate of the OSCin signal can have an impact on the spurs and phase noise of the LMX2595 if it is too low. In general, the best performance is for a high slew rate, but lower amplitude signal, such as LVDS. #### 8.1.3 RF Output Buffer Power Control The OUTA\_PWR and OUTB\_PWR registers can be used to control the output power of the output buffers. The setting for optimal power may depend on the pullup component, but typically is around 50. The higher the setting, the higher the current consumption of the output buffer. #### 8.1.4 RF Output Buffer Pullup The choice of output buffer components is very important and can have a profound impact on the output power. Table 39 shows how to treat each pin. If using single-ended, the pullup is still needed, and user puts a $50-\Omega$ resistor after the capacitor. ### **Application Information (continued)** ### Table 39. Different Methods for Pullup on Outputs **Table 40. Output Pullup Configuration** | COMPONENT | VALUE | PART NUMBER | |-----------|-----------------------|----------------------------------------| | Inductor | Varies with frequency | | | Resistor | 50 Ω | Vishay FC0402E50R0BST1 | | Capacitor | Varies with frequency | ATC 520L103KT16T<br>ATC 504L50R0FTNCFT | ## 8.2 Typical Application Copyright © 2017, Texas Instruments Incorporated Figure 52. Typical Application Schematic #### 8.2.1 Design Requirements The design of the loop filter is complex and is typically done with software. The PLLatinum Sim software is an excellent resource for doing this and the design is shown in the Figure 53. For those interested in the equations involved, the *PLL Performance, Simulation, and Design Handbook* listed in the end of this document goes into great detail as to theory and design of PLL loop filters. Figure 53. PLLatinum Sim Design Screen #### 8.2.2 Detailed Design Procedure The integration of phase noise over a certain bandwidth (jitter) is an performance specification that translates to signal-to-noise ratio. Phase noise inside the loop bandwidth is dominated by the PLL, while the phase noise outside the loop bandwidth is dominated by the VCO. Generally, jitter is lowest if loop bandwidth is designed to the point where the two intersect. A higher phase margin loop filter design has less peaking at the loop bandwidth and thus lower jitter. The tradeoff with this is that longer lock times and spurs must be considered in design as well. Copyright © 2017–2018, Texas Instruments Incorporated Product Folder Links: *LMX*2595 #### 8.2.3 Application Curves Figure 54. Typical Jitter Copyright © 2017–2018, Texas Instruments Incorporated Product Folder Links: *LMX*2595 ### 9 Power Supply Recommendations TI recommends placement of 100 nF close to each of the power supply pins. If fractional spurs are a large concern, using a ferrite bead to each of these power supply pins can reduce spurs to a small degree. This device has integrated LDOs, which improves the resistance to power supply noise. However, the pullup components on the RFoutA and RFoutB pins on the outputs have a direct connection to the power supply, so extra care must be made to ensure that the voltage is clean for these pins. *Figure 55* is a typical application example. This device can be powered by an external DC-DC buck converter, such as the TPS62150. Note that although Rtps, Rtps1, and Rtps2 are 0 $\Omega$ in the schematic, they could be potentially replaced with a larger resistor value or inductor value for better power supply filtering. Copyright © 2017, Texas Instruments Incorporated Figure 55. Using the TPS62150 as a Power Supply ### 10 Layout #### 10.1 Layout Guidelines In general, the layout guidelines are similar to most other PLL devices. Here are some specific guidelines. - GND pins may be routed on the package back to the DAP. - The OSCin pins, these are internally biased and must be AC coupled. - If not used, RampClk, RampDir, and SysRefReg can be grounded to the DAP. - For the Vtune pin, try to get a loop filter capacitor as close as possible to this. This may mean separating it from the rest of the loop filter. - For the outputs, keep the pullup component as close as possible to the pin and use the same component on each side of the differential pair. - If a single-ended output is needed, the other side must have the same loading and pullup. However, the routing for the used side can be optimized by routing the complementary side through a via to the other side of the board. On this side, use the same pullup and make the load look equivalent to the side that is used. - Ensure DAP on device is well-grounded with many vias, preferably copper filled. - Have a thermal pad that is as large as the LMX2595 exposed pad. Add vias to the thermal pad to maximize thermal performance. - Use a low loss dielectric material, such as Rogers 4003, for optimal output power. - See instructions for the LMX2595EVM (LMX2594 EVM Instructions, 15 GHz Wideband Low Noise PLL with Integrated VCO) for more details on layout. # 10.2 Layout Example Figure 56. LMX2594 PCB Layout ### 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.1.2 Development Support Texas Instruments has several software tools to aid in the development at www.ti.com. Among these tools are: - EVM software to understand how to program the device and for programming the EVM board. - EVM board instructions for seeing typical measured data with detailed measurement conditions and a complete design. - PLLatinum Sim program for designing loop filters, simulating phase noise, and simulating spurs. #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - AN-1879 Fractional N Frequency Synthesis - PLL Performance, Simulation, and Design Handbook - LMX2594 EVM Instructions, 15 GHz Wideband Low Noise PLL with Integrated VCO #### 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.4 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.5 Trademarks E2E is a trademark of Texas Instruments. #### 11.6 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ### PACKAGE OPTION ADDENDUM 23-Feb-2018 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | LMX2595RHAR | ACTIVE | VQFN | RHA | 40 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | LMX2595 | Samples | | LMX2595RHAT | ACTIVE | VQFN | RHA | 40 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG | Level-3-260C-168 HR | -40 to 85 | LMX2595 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 23-Feb-2018 # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Feb-2018 ### TAPE AND REEL INFORMATION | A0 | | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | | LMX2595RHAR | VQFN | RHA | 40 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q1 | | LMX2595RHAR | LMX2595RHAT | VQFN | RHA | 40 | 250 | 178.0 | 16.4 | 6.3 | 6.3 | 1.5 | 12.0 | 16.0 | Q1 | www.ti.com 24-Feb-2018 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMX2595RHAR | VQFN | RHA | 40 | 2500 | 367.0 | 367.0 | 38.0 | | LMX2595RHAT | VQFN | RHA | 40 | 250 | 210.0 | 185.0 | 35.0 | - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Package complies to JEDEC MO-220 variation VJJD-2. # RHA (S-PVQFN-N40) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206355-4/X 08/14 NOTES: A. All linear dimensions are in millimeters # RHA (S-PVQFN-N40) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.