www.ti.com SNOSAT1F-OCTOBER 2006-REVISED OCTOBER 2009 # LMV841/LMV841Q/LMV842/LMV842Q/LMV844/LMV844Q CMOS Input, RRIO, Wide Supply Range Operational Amplifiers Check for Samples: LMV841, LMV842, LMV844 #### **FEATURES** - Unless otherwise noted, typical values at T<sub>A</sub> = 25°C, V<sup>+</sup> = 5V. - Space saving 5-Pin SC70 package - Supply voltage range 2.7V to 12V - Guaranteed at 3.3V, 5V and ±5V - Low supply current 1mA per channel - Unity gain bandwidth 4.5MHz - · Open loop gain 133dB - Input offset voltage 500µV max - Input bias current 0.3pA - CMRR 112dB - Input voltage noise 20nV/√Hz - Temperature range -40°C to 125°C - Rail-to-Rail input - · Rail-to-Rail output - The LMV841Q, LMV842Q, and LMV844Q are AEC-Q100 grade 1 qualified and are manufactured on automotive grade flow. #### **APPLICATIONS** - High impedance sensor interface - Battery powered instrumentation - High gain amplifiers - DAC buffer - · Instrumentation amplifiers - Active filters #### **DESCRIPTION** The LMV841/LMV842/LMV844 are low-voltage and low-power operational amplifiers that operate with supply voltages ranging from 2.7V to 12V and have rail-to-rail input and output capability. Their low offset voltage, low supply current, and MOS inputs make them ideal for sensor interface and battery-powered applications. The single LMV841 is offered in the space-saving 5-Pin SC70 package, the dual LMV842 in the 8-Pin VSSOP and 8-Pin SOIC packages, and the quad LMV844 in the 14-Pin TSSOP and 14-Pin SOIC packages. These small packages are ideal solutions for area-constrained PC boards and portable electronics. The LMV841Q, LMV842Q, and LMV844Q incorporate enhanced manufacturing and support processes for the automotive market, including defect detection methodologies. Reliability qualification is compliant with the requirements and temperature grades defined in the AEC-Q100 standard. A Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **Typical Applications** Active Band-Pass Filter These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### Absolute Maximum Ratings (1)(2) | ESD Tolerance (3) | | |---------------------------------------------------|--------------------------------------------| | Human Body Model | 2 kV | | Machine Model | 200V | | V <sub>IN</sub> Differential | ±300 mV | | Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 13.2V | | Voltage at Input/Output Pins | V <sup>+</sup> +0.3V, V <sup>−</sup> −0.3V | | Input Current | 10 mA | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature (4) | +150°C | | Soldering Information | | | Infrared or Convection (20 sec) | 235°C | | Wave Soldering Lead Temp. (10 sec) | 260°C | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Tables. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office / Distributors for availability and specifications. - Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of - JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-A115-A (ESD MiN s JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC). The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board. www.ti.com #### Operating Ratings (1) | Temperature Range (2) | -40°C to +125°C | |--------------------------------------------------------------|-----------------| | Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 2.7V to 12V | | Package Thermal Resistance [θ <sub>JA</sub> <sup>(2)</sup> ] | | | 5-Pin SC70 | 334 °C/W | | 8-Pin VSSOP | 205 °C/W | | 8-Pin SOIC | 126 °C/W | | 14-Pin TSSOP | 110 °C/W | | 14-Pin SOIC | 93 °C/W | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Tables. - (2) The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board. #### 3.3V Electrical Characteristics (1) Unless otherwise specified, all limits are guaranteed for $T_A = 25$ °C, $V^+ = 3.3V$ , $V^- = 0V$ , $V_{CM} = V^+/2$ , and $R_L > 10M\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min<br>(2) | <b>Тур</b> (3) | Max<br>(2) | Units | |-------------------|-----------------------------------------------|---------------------------------------------------------------------|------------------|----------------|-------------------|-------| | V <sub>OS</sub> | Input Offset Voltage | | | ±50 | ±500<br>±800 | μV | | TCV <sub>OS</sub> | Input Offset Voltage Drift (4) | | | 0.5 | ±5 | μV/°C | | I <sub>B</sub> | Input Bias Current (4) (5) | | | 0.3 | 10<br><b>300</b> | pA | | I <sub>OS</sub> | Input Offset Current | | | 40 | | fA | | CMRR | Common Mode Rejection Ratio LMV841 | $0V \le V_{CM} \le 3.3V$ | 84<br><b>80</b> | 112 | | dB | | CIVIRR | Common Mode Rejection Ratio LMV842 and LMV844 | $0V \le V_{CM} \le 3.3V$ | 77<br><b>75</b> | 106 | | dB | | PSRR | Power Supply Rejection Ratio | $2.7V \le V^+ \le 12V, V_0 = V^+/2$ | 86<br><b>82</b> | 108 | | dB | | CMVR | Input Common-Mode Voltage Range | CMRR ≥ 50 dB | -0.1 | | 3.4 | V | | ٨ | Large Signal Voltage Cain | $R_L = 2 k\Omega$<br>$V_O = 0.3V$ to 3.0V | 100<br><b>96</b> | 123 | | dB | | A <sub>VOL</sub> | Large Signal Voltage Gain | $R_L = 10 \text{ k}\Omega$<br>$V_O = 0.2 \text{V to } 3.1 \text{V}$ | 100<br><b>96</b> | 131 | | dB | | | Output Swing High, | $R_L = 2 k\Omega \text{ to } V^+/2$ | | 52 | 80<br><b>120</b> | mV | | | (measured from V <sup>+</sup> ) | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | | 28 | 50<br><b>70</b> | mV | | V <sub>O</sub> | Output Swing Low, | $R_L = 2 k\Omega \text{ to } V^+/2$ | | 65 | 100<br><b>120</b> | mV | | | (measured from V <sup>-</sup> ) | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | | 33 | 65<br><b>75</b> | mV | <sup>(1)</sup> Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device. <sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using statistical quality control (SQC) method. <sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material. <sup>(4)</sup> This parameter is guaranteed by design and/or characterization and is not tested in production. <sup>(5)</sup> Positive current corresponds to current flowing into the device. #### 3.3V Electrical Characteristics (1) (continued) Unless otherwise specified, all limits are guaranteed for $T_A = 25$ °C, $V^+ = 3.3V$ , $V^- = 0V$ , $V_{CM} = V^+/2$ , and $R_L > 10M\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min<br>(2) | <b>Typ</b> (3) | Max<br>(2) | Units | |------------------|-----------------------------------|-------------------------------------------------------------------------|-----------------|----------------|-----------------|--------| | | Output Short Circuit Current | Sourcing $V_O = V^+/2$<br>$V_{IN} = 100 \text{ mV}$ | 20<br><b>15</b> | 32 | | mA | | lo | (6) (7) | Sinking $V_O = V^+/2$<br>$V_{IN} = -100 \text{ mV}$ | 20<br><b>15</b> | 27 | | mA | | I <sub>S</sub> | Supply Current | Per Channel | | 0.93 | 1.5<br><b>2</b> | mA | | SR | Slew Rate (8) | A <sub>V</sub> = +1, V <sub>O</sub> = 2.3 V <sub>PP</sub><br>10% to 90% | | 2.5 | | V/µs | | GBW | Gain Bandwidth Product | | | 4.5 | | MHz | | Фт | Phase Margin | | | 67 | | Deg | | e <sub>n</sub> | Input-Referred Voltage Noise | f = 1 kHz | | 20 | | nV/√Hz | | R <sub>OUT</sub> | Open Loop Output Impedance | f = 3 MHz | | 70 | | Ω | | THD+N | Total Harmonic Distortion + Noise | $f = 1 \text{ kHz}$ , $A_V = 1$ $R_L = 10 \text{ k}\Omega$ | | 0.005 | | % | | C <sub>IN</sub> | Input Capacitance | | | 7 | | pF | The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board. #### 5V Electrical Characteristics (1) Unless otherwise specified, all limits are guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 5V$ , $V^- = 0V$ , $V_{CM} = V^+/2$ , and $R_L > 10M\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min<br>(2) | Тур<br>(3) | Max<br>(2) | Units | |-------------------|--------------------------------------------------|-------------------------------------------------------------|------------------|------------|------------------|-------| | V <sub>OS</sub> | Input Offset Voltage | | | ±50 | ±500<br>±800 | μV | | TCV <sub>OS</sub> | Input Offset Voltage Drift (4) | | | 0.35 | ±5 | μV/°C | | I <sub>B</sub> | Input Bias Current | | | 0.3 | 10<br><b>300</b> | pA | | Ios | Input Offset Current | | | 40 | | fA | | CMDD | Common Mode Rejection Ratio<br>LMV841 | 0V ≤ V <sub>CM</sub> ≤ 5V | 86<br><b>80</b> | 112 | | dB | | CMRR | Common Mode Rejection Ratio<br>LMV842 and LMV844 | 0V ≤ V <sub>CM</sub> ≤ 5V | 81<br><b>79</b> | 106 | | dB | | PSRR | Power Supply Rejection Ratio | $2.7V \le V^+ \le 12V, V_0 = V^+/2$ | 86<br><b>82</b> | 108 | | dB | | CMVR | Input Common-Mode Voltage Range | CMRR ≥ 50 dB | -0.2 | | 5.2 | V | | | Lorgo Signal Valtago Coin | $R_L = 2 k\Omega$<br>V <sub>O</sub> = 0.3V to 4.7V | 100<br><b>96</b> | 125 | | dB | | A <sub>VOL</sub> | Large Signal Voltage Gain | $R_L = 10 \text{ k}\Omega$<br>V <sub>O</sub> = 0.2V to 4.8V | 100<br><b>96</b> | 133 | | dB | <sup>(1)</sup> Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device. <sup>(7)</sup> Short circuit test is a momentary test. <sup>(8)</sup> Number specified is the slower of positive and negative slew rates. <sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using statistical quality control (SQC) method. <sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material. <sup>4)</sup> This parameter is guaranteed by design and/or characterization and is not tested in production. <sup>(5)</sup> Positive current corresponds to current flowing into the device. #### 5V Electrical Characteristics (1) (continued) Unless otherwise specified, all limits are guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 5V$ , $V^- = 0V$ , $V_{CM} = V^+/2$ , and $R_L > 10M\Omega$ to $V^+/2$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min<br>(2) | <b>Тур</b> (3) | Max<br>(2) | Units | |------------------|-----------------------------------|-----------------------------------------------------|-----------------|----------------|-------------------|--------| | | Output Swing High, | $R_L = 2 k\Omega$ to $V^+/2$ | | 68 | 100<br><b>120</b> | mV | | ., | (measured from V <sup>+</sup> ) | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | | 32 | 50<br><b>70</b> | mV | | V <sub>O</sub> | Output Swing Low, | $R_L = 2 k\Omega$ to $V^+/2$ | | 78 | 120<br><b>140</b> | mV | | | (measured from V <sup>-</sup> ) | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | | 38 | 70<br><b>80</b> | mV | | l <sub>o</sub> | Output Short Circuit Current | Sourcing $V_O = V^+/2$<br>$V_{IN} = 100 \text{ mV}$ | 20<br><b>15</b> | 33 | | mA | | I <sub>O</sub> | (6) (7) | Sinking $V_O = V^+/2$<br>$V_{IN} = -100 \text{ mV}$ | 20<br><b>15</b> | 28 | | mA | | Is | Supply Current | Per Channel | | 0.96 | 1.5<br><b>2</b> | mA | | SR | Slew Rate (8) | $A_V = +1$ , $V_O = 4 V_{PP}$<br>10% to 90% | | 2.5 | | V/µs | | GBW | Gain Bandwidth Product | | | 4.5 | | MHz | | Фт | Phase Margin | | | 67 | | Deg | | e <sub>n</sub> | Input-Referred Voltage Noise | f = 1 kHz | | 20 | | nV∕√Hz | | R <sub>OUT</sub> | Open Loop Output Impedance | f = 3 MHz | | 70 | | Ω | | THD+N | Total Harmonic Distortion + Noise | $f=1~kHz$ , $A_V=1$ $R_L=10~k\Omega$ | | 0.003 | | % | | C <sub>IN</sub> | Input Capacitance | | | 6 | | pF | <sup>(6)</sup> The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board. #### ±5V Electrical Characteristics (1) Unless otherwise specified, all limits are guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 5V$ , $V^- = -5V$ , $V_{CM} = 0V$ , and $R_L > 10M\Omega$ to $V_{CM}$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min<br>(2) | <b>Тур</b><br>(3) | Max<br>(2) | Units | |-------------------|--------------------------------------------------|----------------------------|-----------------|-------------------|----------------------|-------| | Vos | Input Offset Voltage | | | ±50 | ±500<br>± <b>800</b> | μV | | TCV <sub>OS</sub> | Input Offset Voltage Drift (4) | | | 0.25 | ±5 | μV/°C | | I <sub>B</sub> | Input Bias Current | | | 0.3 | 10<br><b>300</b> | pA | | Ios | Input Offset Current | | | 40 | | fA | | CMDD | Common Mode Rejection Ratio<br>LMV841 | -5V ≤ V <sub>CM</sub> ≤ 5V | 86<br><b>80</b> | 112 | | dB | | CMRR | Common Mode Rejection Ratio<br>LMV842 and LMV844 | -5V ≤ V <sub>CM</sub> ≤ 5V | 86<br><b>80</b> | 106 | | dB | <sup>(1)</sup> Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device. <sup>(7)</sup> Short circuit test is a momentary test. <sup>(8)</sup> Number specified is the slower of positive and negative slew rates. <sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using statistical quality control (SQC) method. <sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material. <sup>4)</sup> This parameter is guaranteed by design and/or characterization and is not tested in production. <sup>(5)</sup> Positive current corresponds to current flowing into the device. #### ±5V Electrical Characteristics (1) (continued) Unless otherwise specified, all limits are guaranteed for $T_A = 25^{\circ}C$ , $V^+ = 5V$ , $V^- = -5V$ , $V_{CM} = 0V$ , and $R_L > 10M\Omega$ to $V_{CM} = 0$ . Boldface limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Min<br>(2) | <b>Тур</b> (3) | Max | Units | |------------------|-----------------------------------|--------------------------------------------------|------------------|----------------|-------------------|--------| | PSRR | Power Supply Rejection Ratio | $2.7V \le V^{+} \le 12V, V_{O} = 0V$ | 86<br><b>82</b> | 108 | | dB | | CMVR | Input Common-Mode Voltage Range | CMRR ≥ 50 dB | -5.2 | | 5.2 | V | | | Lorgo Signal Valtago Cain | $R_L = 2k\Omega$ $V_O = -4.7V \text{ to } 4.7V$ | 100<br><b>96</b> | 126 | | dB | | A <sub>VOL</sub> | Large Signal Voltage Gain | $R_L = 10k\Omega$<br>$V_O = -4.8V$ to 4.8V | 100<br><b>96</b> | 136 | | dB | | | Output Swing High, | $R_L = 2k\Omega$ to 0V | | 95 | 130<br><b>155</b> | mV | | V | (measured from V <sup>+</sup> ) | $R_L = 10k\Omega$ to 0V | | 44 | 75<br><b>95</b> | mV | | Vo | Output Swing Low, | $R_L = 2k\Omega$ to 0V | | 105 | 160<br><b>200</b> | mV | | | (measured from V <sup>-</sup> ) | $R_L = 10k\Omega$ to 0V | | 52 | 80<br><b>100</b> | mV | | | Output Short Circuit Current | Sourcing $V_O = 0V$<br>$V_{IN} = 100 \text{ mV}$ | 20<br><b>15</b> | 37 | | mA | | lo | (6) (7) | Sinking $V_O = 0V$<br>$V_{IN} = -100 \text{ mV}$ | 20<br><b>15</b> | 29 | | mA | | Is | Supply Current | Per Channel | | 1.03 | 1.7<br><b>2</b> | mA | | SR | Slew Rate <sup>(8)</sup> | $A_V = +1, V_O = 9V_{PP}$<br>10% to 90% | | 2.5 | | V/µs | | GBW | Gain Bandwidth Product | | | 4.5 | | MHz | | Φ <sub>m</sub> | Phase Margin | | | 67 | | Deg | | e <sub>n</sub> | Input-Referred Voltage Noise | f = 1kHz | | 20 | | nV/√Hz | | R <sub>OUT</sub> | Open Loop Output Impedance | f = 3MHz | | 70 | | Ω | | THD+N | Total Harmonic Distortion + Noise | $f = 1kHz$ , $A_V = 1$ $R_L = 10k\Omega$ | | 0.006 | | % | | C <sub>IN</sub> | Input Capacitance | | | 3 | | pF | | | | | | | | | The maximum power dissipation is a function of $T_{J(MAX)}$ , $\theta_{JA}$ , and $T_A$ . The maximum allowable power dissipation at any ambient temperature is $P_D = (T_{J(MAX)} - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board. Short circuit test is a momentary test. Number specified is the slower of positive and negative slew rates. #### **CONNECTION DIAGRAMS** Figure 1. 5-Pin SC70 Top View Figure 2. 8-Pin SOIC and VSSOP Top View Figure 3. 14-Pin SOIC and TSSOP Top View 7 #### TYPICAL PERFORMANCE CHARACTERISTICS At $T_A = 25$ °C, $R_L = 10$ k $\Omega$ , $V_S = 5$ V. Unless otherwise specified. At $T_A = 25$ °C, $R_L = 10$ k $\Omega$ , $V_S = 5$ V. Unless otherwise specified. SUPPLY VOLTAGE (V) SUPPLY VOLTAGE (V) At $T_A = 25$ °C, $R_L = 10$ k $\Omega$ , $V_S = 5$ V. Unless otherwise specified. At $T_A = 25$ °C, $R_L = 10$ k $\Omega$ , $V_S = 5$ V. Unless otherwise specified. # Channel Separation vs. C<sub>LOAD</sub> (pF) CMRR vs. #### Large Signal Step Response with Gain = 1 At $T_A = 25$ °C, $R_L = 10k\Omega$ , $V_S = 5V$ . Unless otherwise specified. #### Large Signal Step Response with Gain = 10 #### Small Signal Step Response with Gain = 1 .00..0 #### Small Signal Step Response with Gain = 10 #### Slew Rate vs Supply Voltage # Overshoot vs. CL 50 f = 250 kHz Av = +1 VIN = 200 mVPP 20 10 10 100 100 1000 CLOAD (pF) At $T_A = 25$ °C, $R_L = 10k\Omega$ , $V_S = 5V$ . Unless otherwise specified. #### **Closed Loop Output Impedance** #### APPLICATION INFORMATION #### INTRODUCTION The LMV841/LMV842/LMV844 are operational amplifiers with near-precision specifications: low noise, low temperature drift, low offset, and rail-to-rail input and output. Possible application areas include instrumentation, medical, test equipment, audio, and automotive applications. Its low supply current of 1mA per amplifier, temperature range of -40°C to 125°C, 12V supply with CMOS input, and the small SC70 package for the LMV841 make the LMV841/LMV842/LMV844 a unique op amp family and a perfect choice for portable electronics. #### INPUT PROTECTION The LMV841/LMV842/LMV844 have a set of anti-parallel diodes $D_1$ and $D_2$ between the input pins, as shown in Figure 4. These diodes are present to protect the input stage of the amplifier. At the same time, they limit the amount of differential input voltage that is allowed on the input pins. A differential signal larger than one diode voltage drop can damage the diodes. The differential signal between the inputs needs to be limited to ±300mV or the input current needs to be limited to ±10mA. Note that when the op amp is slewing, a differential input voltage exists that forward biases the protection diodes. This may result in current being drawn from the signal source. While this current is already limited by the internal resistors $R_1$ and $R_2$ (both $130\Omega$ ), a resistor of $1k\Omega$ can be placed in the feedback path, or a $500\Omega$ resistor can be placed in series with the input signal for further limitation. Figure 4. Protection Diodes between the Input Pins #### **INPUT STAGE** The input stage of this amplifier consists of both a PMOS and an NMOS input pair to achieve a rail-to-rail input range. For input voltages close to the negative rail, only the PMOS pair is active. Close to the positive rail, only the NMOS pair is active. In a transition region that extends from approximately 2V below V<sup>+</sup> to 1V below V<sup>+</sup>, both pairs are active, and one pair gradually takes over from the other. In this transition region, the input-referred offset voltage changes from the offset voltage associated with the PMOS pair to that of the NMOS pair. The input pairs are trimmed independently to guarantee an input offset voltage of less then 0.5 mV at room temperature over the complete rail-to-rail input range. This also significantly improves the CMRR of the amplifier in the transition region. Note that the CMRR and PSRR limits in the tables are large-signal numbers that express the maximum variation of the amplifier's input offset over the full common-mode voltage and supply voltage range, respectively. When the amplifier's common-mode input voltage is within the transition region, the small signal CMRR and PSRR may be slightly lower than the large signal limits. #### **CAPACITIVE LOAD** The LMV841/LMV842/LMV844 can be connected as non-inverting unity gain amplifiers. This configuration is the most sensitive to capacitive loading. The combination of a capacitive load placed on the output of an amplifier along with the amplifier's output impedance creates a phase lag, which reduces the phase margin of the amplifier. If the phase margin is significantly reduced, the response will be under-damped which causes peaking in the transfer and, when there is too much peaking, the op amp might start oscillating. The LMV841/LMV842/LMV844 can directly drive capacitive loads up to 100pF without any stability issues. In order to drive heavier capacitive loads, an isolation resistor, $R_{\rm ISO}$ , should be used, as shown in Figure 5. By using this isolation resistor, the capacitive load is isolated from the amplifier's output, and hence, the pole caused by $C_L$ is no longer in the feedback loop. The larger the value of $R_{\rm ISO}$ , the more stable the output voltage will be. If values of $R_{\rm ISO}$ are sufficiently large, the feedback loop will be stable, independent of the value of $C_L$ . However, larger values of $R_{\rm ISO}$ result in reduced output swing and reduced output current drive. Figure 5. Isolating Capacitive Load #### **DECOUPLING AND LAYOUT** For decoupling the supply lines it is suggested that 10nF capacitors be placed as close as possible to the op amp. For single supply, place a capacitor between $V^+$ and $V^-$ . For dual supplies, place one capacitor between $V^+$ and the board ground, and the second capacitor between ground and $V^-$ . #### OP AMP CIRCUIT NOISE The LMV841/LMV842/LMV844 have good noise specifications, and will frequently be used in low-noise applications. Therefore it is important to determine the noise of the total circuit. Besides the input referred noise of the op amp, the feedback resistors may have an important contribution to the total noise. For applications with a voltage input configuration it is, in general, beneficial to keep the resistor values low. In these configurations high resistor values mean high noise levels. However, using low resistor values will increase the power consumption of the application. This is not always acceptable for portable applications, so there is a trade-off between noise level and power consumption. Besides the noise contribution of the signal source, three types of noise need to be taken into account for calculating the noise performance of an op amp circuit: - · Input referred voltage noise of the op amp - Input referred current noise of the op amp - Noise sources of the resistors in the feedback network, configuring the op amp To calculate the noise voltage at the output of the op amp, the first step is to determine a total equivalent noise source. This requires the transformation of all noise sources to the same reference node. A convenient choice for this node is the input of the op amp circuit. The next step is to add all the noise sources. The final step is to multiply the total equivalent input voltage noise with the gain of the op amp configuration. Copyright © 2006–2009, Texas Instruments Incorporated The input referred voltage noise of the op amp is already located at the input, we can use the input referred voltage noise without further transferring. The input referred current noise needs to be converted to an input referred voltage noise. The current noise is negligibly small, as long as the equivalent resistance is not unrealistically large, so we can leave the current noise out for these examples. That leaves us with the noise sources of the resistors, being the thermal noise voltage. The influence of the resistors on the total noise can be seen in the following examples, one with high resistor values and one with low resistor values. Both examples describe an op amp configuration with a gain of 101 which will give the circuit a bandwidth of 44.5kHz. The op amp noise is the same for both cases, i.e. an input referred noise voltage of $20nV/\sqrt{Hz}$ and a negligibly small input referred noise current. Figure 6. Noise Circuit To calculate the noise of the resistors in the feedback network, the equivalent input referred noise resistance is needed. For the example in Figure 6, this equivalent resistance $R_{eq}$ can be calculated using the following equation: $$R_{eq} = \frac{R_F \times R_G}{R_F + R_G} \tag{1}$$ The voltage noise of the equivalent resistance can be calculated using the following equation: $$e_{nr} = \sqrt{4kTR_{eq}}$$ (2) where: enr = thermal noise voltage of the equivalent resistor R<sub>ea</sub> (V/√Hz) $k = Boltzmann constant (1.38 x <math>10^{-23} J/K)$ T = absolute temperature (K) $R_{eq}$ = resistance ( $\Omega$ ) The total equivalent input voltage noise is given by the equation: $$e_{n in} = \sqrt{e_{nv}^2 + e_{nr}^2}$$ (3) where: $e_{n in}$ = total input equivalent voltage noise of the circuit $e_{nv}$ = input voltage noise of the op amp The final step is multiplying the total input voltage noise by the noise gain, which is in this case the gain of the op amp configuration: $$e_{n \text{ out}} = e_{n \text{ in}} \times A_{noise}$$ (4) The equivalent resistance for the first example with a resistor $R_F$ of $10M\Omega$ and a resistor $R_G$ of $100k\Omega$ at $25^{\circ}$ C (298 K) equals: $$R_{eq} = \frac{R_F \times R_G}{R_F + R_G} = \frac{10 \text{ M}\Omega \times 100 \text{ k}\Omega}{10 \text{ M}\Omega + 100 \text{ k}\Omega} = 99 \text{ k}\Omega$$ (5) Now the noise of the resistors can be calculated, yielding: $$e_{nr} = \sqrt{4kTR_{eq}}$$ = $\sqrt{4 \times 1.38 \times 10^{-23}} \text{ J/K} \times 298K \times 99 \text{ k}\Omega$ = $40 \text{ nV/}\sqrt{\text{Hz}}$ (6) The total noise at the input of the op amp is: $$e_{n in} = \sqrt{e_{nv}^2 + e_{nr}^2}$$ $$= \sqrt{(20 \text{ nV}/\sqrt{\text{Hz}})^2 + (40 \text{ nV}/\sqrt{\text{Hz}})^2} = 45 \text{ nV}/\sqrt{\text{Hz}}$$ (7) For the first example, this input noise will, multiplied with the noise gain, give a total output noise of: $$e_{n \text{ out}} = e_{n \text{ in}} \times A_{noise}$$ = $45 \text{ nV}/\sqrt{\text{Hz}} \times 101 = 4.5 \text{ }\mu\text{V}/\sqrt{\text{Hz}}$ (8) In the second example, with a resistor $R_F$ of $10k\Omega$ and a resistor $R_G$ of $100\Omega$ at 25°C (298K), the equivalent resistance equals: $$R_{eq} = \frac{R_F \times R_G}{R_F + R_G} = \frac{10 \text{ k}\Omega \times 100\Omega}{10 \text{ k}\Omega + 100\Omega} = 99\Omega$$ (9) The resistor noise for the second example is: $$e_{nr} = \sqrt{4kTR_{eq}}$$ = $\sqrt{4 \times 1.38 \times 10^{-23}} \text{ J/K} \times 298K \times 99\Omega$ = $1 \text{ nV/}\sqrt{\text{Hz}}$ (10) The total noise at the input of the op amp is: $$e_{n in} = \sqrt{e_{nv}^{2} + e_{nr}^{2}}$$ $$= \sqrt{(20 \text{ nV}/\sqrt{\text{Hz}})^{2} + (1 \text{ nV}/\sqrt{\text{Hz}})^{2}}$$ $$= 20 \text{ nV}/\sqrt{\text{Hz}}$$ (11) For the second example the input noise will, multiplied with the noise gain, give an output noise of $$e_{n \text{ out}} = e_{n \text{ in}} \times A_{noise}$$ = $20 \text{ nV}/\sqrt{Hz} \times 101 = 2 \mu \text{V}/\sqrt{Hz}$ (12) In the first example the noise is dominated by the resistor noise due to the very high resistor values, in the second example the very low resistor values add only a negligible contribution to the noise and now the dominating factor is the op amp itself. When selecting the resistor values, it is important to choose values that don't add extra noise to the application. Choosing values above $100k\Omega$ may increase the noise too much. Low values will keep the noise within acceptable levels; choosing very low values however, will not make the noise even lower, but will increase the current of the circuit. #### **ACTIVE FILTER** The rail-to-rail input and output of the LMV841/LMV842/LMV844 and the wide supply voltage range make these amplifiers ideal to use in numerous applications. One of the typical applications is an active filter as shown in Figure 7. This example is a band-pass filter, for which the pass band is widened. This is achieved by cascading two band-pass filters, with slightly different center frequencies. Figure 7. Active Filter The center frequency of the separate band-pass filters can be calculated by: $$f_{\text{mid}} = \frac{1}{2\pi C} \sqrt{\frac{R_1 + R_3}{R_1 R_2 R_3}}$$ (13) In this example a filter was designed with its pass band at 10kHz. The two separate band-pass filters are designed to have a center frequency of approximately 10% from the frequency of the total filter: C = 33nF R1 = $$2K\Omega R2 = 6.2K\Omega R3 = 45\Omega$$ (14) This will give for filter A: $$f_{mid} = \frac{1}{\pi \times 33 \text{ nF}} \sqrt{\frac{2 \text{ k}\Omega + 6.2 \text{ k}\Omega}{2 \text{ k}\Omega \times 6.2 \text{ k}\Omega \times 45\Omega}} = 9.2 \text{ kHz}$$ (15) and for filter B with C = 27nF: $$f_{mid} = \frac{1}{\pi \times 27 \text{ nF}} \sqrt{\frac{2 \text{ k}\Omega + 6.2 \text{ k}\Omega}{2 \text{ k}\Omega \times 6.2 \text{ k}\Omega \times 45\Omega}} = 11.2 \text{ kHz}$$ (16) Bandwidth can be calculated by: $$B = \frac{1}{\pi R_2 C} \tag{17}$$ For filter A this will give: $$B = \frac{1}{\pi \times 6.2 \text{ k}\Omega \times 33 \text{ nF}} = 1.6 \text{ kHz}$$ (18) and for filter B: $$B = \frac{1}{\pi \times 6.2 \text{ k}\Omega \times 27 \text{ nF}} = 1.9 \text{ kHz}$$ (19) The response of the two filters and the combined filter is shown in Figure 8. Figure 8. Active Filter Curve The responses of filter A and filter B are shown as the thin lines in Figure 8; the response of the combined filter is shown as the thick line. Shifting the center frequencies of the separate filters farther apart, will result in a wider band; however, positioning the center frequencies too far apart will result in a less flat gain within the band. For wider bands more band-pass filters can be cascaded. Tip: Use the WEBENCH internet tools at www.national.com for your filter application. #### **HIGH-SIDE CURRENT SENSING** The rail-to-rail input and the low $V_{OS}$ features make the LMV841/LMV842/LMV844 ideal op amps for high-side current sensing applications. To measure a current, a sense resistor is placed in series with the load, as shown in Figure 9. The current flowing through this sense resistor will result in a voltage drop, that is amplified by the op amp. Suppose it is necessary to measure a current between 0A and 2A using a sense resistor of $100m\Omega$ , and convert it to an output voltage of 0 to 5V. A current of 2A flowing through the load and the sense resistor will result in a voltage of 200mV across the sense resistor. The op amp will amplify this 200mV to fit the current range to the output voltage range. Use the formula: $$V_{OUT} = R_F/R_G * V_{SENSE}$$ (20) to calculate the gain needed. For a load current of 2A and an output voltage of 5V the gain would be $V_{OUT}$ / $V_{SENSE} = 25$ . If the feedback resistor, $R_F$ , is $100k\Omega$ , then the value for $R_G$ will be $4k\Omega$ . The tolerance of the resistors has to be low to obtain a good common-mode rejection. Figure 9. High-Side Current Sensing #### HIGH IMPEDANCE SENSOR INTERFACE With CMOS inputs, the LMV841/LMV842/LMV844 are particularly suited to be used as high impedance sensor interfaces. Many sensors have high source impedances that may range up to $10M\Omega$ . The input bias current of an amplifier will load the output of the sensor, and thus cause a voltage drop across the source resistance, as shown in Figure 10. When an op amp is selected with a relatively high input bias current, this error may be unacceptable. The low input current of the LMV841/LMV842/LMV844 significantly reduces such errors. The following examples show the difference between a standard op amp input and the CMOS input of the LMV841/LMV842/LMV844. The voltage at the input of the op amp can be calculated with $$V_{IN+} = V_S - I_B * R_S$$ (21) For a standard op amp the input bias Ib can be 10nA. When the sensor generates a signal of 1V ( $V_S$ ) and the sensors impedance is $10M\Omega$ ( $R_S$ ), the signal at the op amp input will be $$V_{IN} = 1V - 10nA * 10M\Omega = 1V - 0.1V = 0.9V$$ (22) For the CMOS input of the LMV841/LMV842/LMV844, which has an input bias current of only 0.3pA, this would give $$V_{IN} = 1V - 0.3pA * 10M\Omega = 1V - 3\mu V = 0.999997V$$ (23) The conclusion is that a standard op amp, with its high input bias current input, is not a good choice for use in impedance sensor applications. The LMV841/LMV842/LMV844, in contrast, are much more suitable due to the low input bias current. The error is negligibly small; therefore, the LMV841/LMV842/LMV844 are a must for use with high impedance sensors. Figure 10. High Impedance Sensor Interface #### THERMOCOUPLE AMPLIFIER The following is a typical example for a thermocouple amplifier application using an LMV841, LMV842, or LMV844. A thermocouple senses a temperature and converts it into a voltage. This signal is then amplified by the LMV841, LMV842, or LMV844. An ADC can then convert the amplified signal to a digital signal. For further processing the digital signal can be processed by a microprocessor, and can be used to display or log the temperature, or the temperature data can be used in a fabrication process. #### Characteristics of a Thermocouple A thermocouple is a junction of two different metals. These metals produce a small voltage that increases with temperature. The thermocouple used in this application is a K-type thermocouple. A K-type thermocouple is a junction between Nickel-Chromium and Nickel-Aluminum. This is one of the most commonly used thermocouples. There are several reasons for using the K-type thermocouple. These include temperature range, the linearity, the sensitivity, and the cost. A K-type thermocouple has a wide temperature range. The range of this thermocouple is from approximately -200°C to approximately 1200°C, as can be seen in Figure 11. This covers the generally used temperature ranges. Over the main part of the range the behavior is linear. This is important for converting the analog signal to a digital signal. The K-type thermocouple has good sensitivity when compared to many other types; the sensitivity is 41 uV/°C. Lower sensitivity requires more gain and makes the application more sensitive to noise. In addition, a K-type thermocouple is not expensive, many other thermocouples consist of more expensive materials or are more difficult to produce. Figure 11. K-Type Thermocouple Response #### Thermocouple Example For this example suppose the range of interest is from 0°C to 500°C, and the resolution needed is 0.5°C. The power supply for both the LMV841, LMV842, or LMV844 and the ADC is 3.3V. The temperature range of 0°C to 500°C results in a voltage range from 0mV to 20.6mV produced by the thermocouple. This is shown in Figure 11. To obtain the best accuracy the full ADC range of 0 to 3.3V is used and the gain needed for this full range can be calculated as follows: $$A_V = 3.3V / 0.0206V = 160.$$ If $R_G$ is $2k\Omega$ , then the value for $R_F$ can be calculated with this gain of 160. Since $A_V = R_F / R_G$ , $R_F$ can be calculated as follows: $$R_F = A_V * R_G = 160 \times 2k\Omega = 320k\Omega$$ To get a resolution of 0.5°C a step smaller then the minimum resolution is needed. This means that at least 1000 steps are necessary (500°C/0.5°C). A 10-bit ADC would be sufficient as this will give 1024 steps. A 10-bit ADC such as the two channel 10-bit ADC102S021 would be a good choice. #### **Unwanted Thermocouple Effect** At the point where the thermocouple wires are connected to the circuit, usually copper wires or traces, an unwanted thermocouple effect will occur. At this connection, this could be the connector on a PCB, the thermocouple wiring forms a second thermocouple with the connector. This second thermocouple disturbs the measurements from the intended thermocouple. Using an isothermal block as a reference will compensate for this additional thermocouple effect . An isothermal block is a good heat conductor. This means that the two thermocouple connections both have the same temperature. The temperature of the isothermal block can be measured, and thereby the temperature of the thermocouple connections. This is usually called the cold junction reference temperature. In the example, an LM35 is used to measure this temperature. This semiconductor temperature sensor can accurately measure temperatures from -55°C to 150°C. The ADC in this example also coverts the signal from the LM35 to a digital signal. Now the microprocessor can compensate the amplified thermocouple signal, for the unwanted thermocouple effect. Figure 12. Thermocouple Amplifier 24-Jan-2013 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|--------------------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------| | LMV841MG/NOPB | ACTIVE | SC70 | DCK | 5 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | A97 | Samples | | LMV841MGX/NOPB | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | A97 | Samples | | LMV841QMG/NOPB | ACTIVE | SC70 | DCK | 5 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | АТА | Samples | | LMV841QMGX/NOPB | ACTIVE | SC70 | DCK | 5 | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | АТА | Samples | | LMV842MA/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | | LMV84<br>2MA | Samples | | LMV842MAX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | | LMV84<br>2MA | Samples | | LMV842MM/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | AC4A | Samples | | LMV842MMX/NOPB | ACTIVE | VSSOP | DGK | 8 | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | AC4A | Samples | | LMV842QMA/NOPB | ACTIVE | SOIC | D | 8 | 95 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LMV84<br>2QMA | Samples | | LMV842QMAX/NOPB | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LMV84<br>2QMA | Samples | | LMV842QMM/NOPB | ACTIVE | VSSOP | DGK | 8 | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | AA7A | Samples | | LMV842QMMX/NOPB | ACTIVE | VSSOP | DGK | 8 | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | AA7A | Samples | | LMV844MA/NOPB | ACTIVE | SOIC | D | 14 | 55 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LMV844MA | Samples | | LMV844MAX/NOPB | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LMV844MA | Samples | | LMV844MT/NOPB | ACTIVE | TSSOP | PW | 14 | 94 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LMV844<br>MT | Samples | | LMV844MTX/NOPB | ACTIVE | TSSOP | PW | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LMV844<br>MT | Samples | | LMV844QMA/NOPB | ACTIVE | SOIC | D | 14 | 55 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LMV844<br>QMA | Samples | #### PACKAGE OPTION ADDENDUM 24-Jan-2013 | Orderable Device | Status | Package Type | _ | | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|---------|----|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------| | | (1) | | Drawing | | | (2) | | (3) | | (4) | | | LMV844QMAX/NOPB | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-1-260C-UNLIM | -40 to 125 | LMV844<br>QMA | Samples | (1) The marketing status values are defined as follows: www.ti.com ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Only one of markings shown within the brackets will appear on the physical device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF LMV841, LMV841-Q1, LMV842, LMV842-Q1, LMV844, LMV844-Q1: Catalog: LMV841, LMV842, LMV844 Automotive: LMV841-Q1, LMV842-Q1, LMV844-Q1 NOTE: Qualified Version Definitions: 24-Jan-2013 - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects PACKAGE MATERIALS INFORMATION www.ti.com 17-Nov-2012 #### TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO Cavity AO | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMV841MG/NOPB | SC70 | DCK | 5 | 1000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LMV841MGX/NOPB | SC70 | DCK | 5 | 3000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LMV841QMG/NOPB | SC70 | DCK | 5 | 1000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LMV841QMGX/NOPB | SC70 | DCK | 5 | 3000 | 178.0 | 8.4 | 2.25 | 2.45 | 1.2 | 4.0 | 8.0 | Q3 | | LMV842MAX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LMV842MM/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LMV842MMX/NOPB | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LMV842QMAX/NOPB | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.5 | 5.4 | 2.0 | 8.0 | 12.0 | Q1 | | LMV842QMM/NOPB | VSSOP | DGK | 8 | 1000 | 178.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LMV842QMMX/NOPB | VSSOP | DGK | 8 | 3500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LMV844MAX/NOPB | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | | LMV844MTX/NOPB | TSSOP | PW | 14 | 2500 | 330.0 | 12.4 | 6.95 | 8.3 | 1.6 | 8.0 | 12.0 | Q1 | | LMV844QMAX/NOPB | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.35 | 2.3 | 8.0 | 16.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Nov-2012 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMV841MG/NOPB | SC70 | DCK | 5 | 1000 | 203.0 | 190.0 | 41.0 | | LMV841MGX/NOPB | SC70 | DCK | 5 | 3000 | 206.0 | 191.0 | 90.0 | | LMV841QMG/NOPB | SC70 | DCK | 5 | 1000 | 203.0 | 190.0 | 41.0 | | LMV841QMGX/NOPB | SC70 | DCK | 5 | 3000 | 206.0 | 191.0 | 90.0 | | LMV842MAX/NOPB | SOIC | D | 8 | 2500 | 349.0 | 337.0 | 45.0 | | LMV842MM/NOPB | VSSOP | DGK | 8 | 1000 | 203.0 | 190.0 | 41.0 | | LMV842MMX/NOPB | VSSOP | DGK | 8 | 3500 | 349.0 | 337.0 | 45.0 | | LMV842QMAX/NOPB | SOIC | D | 8 | 2500 | 349.0 | 337.0 | 45.0 | | LMV842QMM/NOPB | VSSOP | DGK | 8 | 1000 | 203.0 | 190.0 | 41.0 | | LMV842QMMX/NOPB | VSSOP | DGK | 8 | 3500 | 349.0 | 337.0 | 45.0 | | LMV844MAX/NOPB | SOIC | D | 14 | 2500 | 349.0 | 337.0 | 45.0 | | LMV844MTX/NOPB | TSSOP | PW | 14 | 2500 | 349.0 | 337.0 | 45.0 | | LMV844QMAX/NOPB | SOIC | D | 14 | 2500 | 349.0 | 337.0 | 45.0 | # DCK (R-PDSO-G5) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AA. # DGK (S-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. ## D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. PW (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # D (R-PDSO-G8) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>