www.ti.com

# LM6172QML Dual High Speed, Low Power, Low Distortion, Voltage Feedback Amplifiers

Check for Samples: LM6172QML

## **FEATURES**

- Available with Radiation Guarantee
  - High Dose Rate 300 krad(Si)
  - ELDRS Free 100 krad(Si)
- Easy to Use Voltage Feedback Topology
- High Slew Rate 3000V/µs
- Wide Unity-Gain Bandwidth 100MHz
- Low Supply Current 2.3mA / Amplifier
- High Output Current 50mA / Amplifier
- Specified for ±15V and ±5V operation

#### **APPLICATIONS**

- Scanner I- to -V Converters
- ADSL/HDSL Drivers
- Multimedia Broadcast Systems
- Video Amplifiers
- NTSC, PAL<sup>®</sup> and SECAM Systems
- ADC/DAC Buffers
- Pulse Amplifiers and Peak Detectors

#### DESCRIPTION

The LM6172 is a dual high speed voltage feedback amplifier. It is unity-gain stable and provides excellent DC and AC performance. With 100MHz unity-gain bandwidth, 3000V/µs slew rate and 50mA of output current per channel, the LM6172 offers high performance in dual amplifiers; yet it only consumes 2.3mA of supply current each channel.

The LM6172 operates on ±15V power supply for systems requiring large voltage swings, such as ADSL, scanners and ultrasound equipment. It is also specified at ±5V power supply for low voltage applications such as portable video systems.

The LM6172 is built with National's advanced VIP™ III (Vertically Integrated PNP) complementary bipolar process.

## **Connection Diagram**



Figure 1. Top View

A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

VIP is a trademark of Texas Instruments.

PAL is a registered trademark of and used under lisence from Advanced Micro Devices, Inc.. All other trademarks are the property of their respective owners.



## **16LD Ceramic SOIC**



Figure 2. Top View

## **LM6172 Driving Capacitive Load**





# LM6172 Simplified Schematic (Each Amplifier)





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



## Absolute Maximum Ratings (1)

| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 36V                                          |
|---------------------------------------------------|----------------------------------------------|
| Differential Input Voltage (2)                    | ±10V                                         |
| Maximum Junction Temperature                      | 150°C                                        |
| Power Dissipation (3), (4)                        | 1.03W                                        |
| Output Short Circuit to Ground (5)                | Continuous                                   |
| Storage Temperature Range                         | -65°C ≤ T <sub>A</sub> ≤ +150°C              |
| Common Mode Voltage Range                         | V <sup>+</sup> +0.3V to V <sup>−</sup> −0.3V |
| Input Current                                     | ±10mA                                        |
| Thermal Resistance (6)                            |                                              |
| $\theta_{JA}$                                     |                                              |
| 8LD Ceramic Dip (Still Air)                       | 100°C/W                                      |
| 8LD Ceramic Dip (500LF/Min Air Flow)              | 46°C/W                                       |
| 16LD Ceramic SOIC (Still Air) "WG"                | 124°C/W                                      |
| 16LD Ceramic SOIC (500LF/Min Air Flow) "WG"       | 74°C/W                                       |
| 16LD Ceramic SOIC (Still Air) "GW"                | 135°C/W                                      |
| 16LD Ceramic SOIC (500LF/Min Air Flow) "GW"       | 85°C/W                                       |
| $\theta_{JC}$                                     |                                              |
| 8LD Ceramic Dip <sup>(4)</sup>                    | 2°C/W                                        |
| 16LD Ceramic SOIC "WG" (4)                        | 6°C/W                                        |
| 16LD Ceramic SOIC "GW"                            | 7°C/W                                        |
| Package Weight                                    |                                              |
| 8LD Ceramic Dip                                   | 980mg                                        |
| 16LD Ceramic SOIC "WG"                            | 365mg                                        |
| 16LD Ceramic SOIC "GW"                            | 410mg                                        |
| ESD Tolerance <sup>(7)</sup>                      | 4KV                                          |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) Differential Input Voltage is measured at  $V_S = \pm 15V$ .
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), θ<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.
- (4) The package material for these devices allows much improved heat transfer over our standard ceramic packages. In order to take full advantage of this improved heat transfer, heat sinking must be provided between the package base (directly beneath the die), and either metal traces on, or thermal vias through, the printed circuit board. Without this additional heat sinking, device power dissipation must be calculated using θ<sub>JA</sub>, rather than θ<sub>JC</sub>, thermal resistance. It must not be assumed that the device leads will provide substantial heat transfer out the package, since the thermal resistance of the leadframe material is very poor, relative to the material of the package base. The stated θ<sub>JC</sub> thermal resistance is for the package material only, and does not account for the additional thermal resistance between the package base and the printed circuit board. The user must determine the value of the additional thermal resistance and must combine this with the stated value for the package, to calculate the total allowed power dissipation for the device.
- (5) Continuous short circuit operation can result in exceeding the maximum allowed junction temperature of 150°C
- (6) All numbers apply for packages soldered directly into a PC board.
- (7) Human body model, 1.5 k $\Omega$  in series with 100 pF.

## Recommended Operating Conditions (1)

| Supply Voltage              | 5.5V ≤ V <sub>S</sub> ≤ 36V     |
|-----------------------------|---------------------------------|
| Operating Temperature Range | -55°C ≤ T <sub>A</sub> ≤ +125°C |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.



# **Quality Conformance Inspection**

## Table 1. Mil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp (°C) |
|----------|---------------------|-----------|
| 1        | Static tests at     | +25       |
| 2        | Static tests at     | +125      |
| 3        | Static tests at     | -55       |
| 4        | Dynamic tests at    | +25       |
| 5        | Dynamic tests at    | +125      |
| 6        | Dynamic tests at    | -55       |
| 7        | Functional tests at | +25       |
| 8A       | Functional tests at | +125      |
| 8B       | Functional tests at | -55       |
| 9        | Switching tests at  | +25       |
| 10       | Switching tests at  | +125      |
| 11       | Switching tests at  | -55       |
| 12       | Settling time at    | +25       |
| 13       | Settling time at    | +125      |
| 14       | Settling time at    | -55       |



## LM6172 (±5V) Electrical Characteristics (1) DC Parameters

The following conditions apply, unless otherwise specified.  $T_J = 25^{\circ}\text{C}$ ,  $V^+ = +5\text{V}$ ,  $V^- = -5\text{V}$ ,  $V_{CM} = 0\text{V}$  &  $R_L > 1\text{M}\Omega$ 

| Symbol          | Parameter                    | Conditions                         | Notes | Min | Max  | Units | Sub-<br>groups |
|-----------------|------------------------------|------------------------------------|-------|-----|------|-------|----------------|
| V               | Input Offcot Voltage         |                                    |       |     | 1.0  | mV    | 1              |
| V <sub>IO</sub> | Input Offset Voltage         |                                    |       |     | 3.0  | mV    | 2, 3           |
| L.              | Input Bias Current           |                                    |       |     | 2.5  | μΑ    | 1              |
| I <sub>IB</sub> | Input Blas Current           |                                    |       |     | 3.5  | μΑ    | 2, 3           |
| l.a             | Input Offset Current         |                                    |       |     | 1.5  | μΑ    | 1              |
| I <sub>IO</sub> | input Onset Current          |                                    |       |     | 2.2  | μΑ    | 2, 3           |
| CMPP            | Common Mode Rejection Ratio  | V <sub>CM</sub> = ±2.5V            |       | 70  |      | dB    | 1              |
|                 | Common wode Rejection Ratio  | V <sub>CM</sub> = ±2.3 V           |       | 65  |      | dB    | 2, 3           |
| PSRR            | Power Supply Rejection Ratio | $V_S = \pm 15V \text{ to } \pm 5V$ |       | 75  |      | dB    | 1              |
|                 |                              | VS = ±13V tO ±3V                   |       | 70  |      | dB    | 2, 3           |
| A <sub>V</sub>  | Large Signal Voltage Gain    | $R_L = 1K\Omega$                   | (2)   | 70  |      | dB    | 1              |
|                 |                              | N_ = 1N22                          | (2)   | 65  |      | dB    | 2, 3           |
|                 |                              | B = 1000                           | (2)   | 65  |      | dB    | 1              |
|                 |                              | $R_L = 100\Omega$                  | (2)   | 60  |      | dB    | 2, 3           |
|                 |                              | $R_L = 1K\Omega$                   |       | 3.1 | -3.1 | V     | 1              |
| \/              | Output Swing                 | RL = 1R12                          |       | 3.0 | -3.0 | V     | 2, 3           |
| v <sub>O</sub>  | Output Swing                 | $R_L = 100\Omega$                  |       | 2.5 | -2.4 | V     | 1              |
|                 |                              | $R_L = 100\Omega$                  |       | 2.4 | -2.3 | V     | 2, 3           |
|                 |                              | Sourcing P. – 1000                 | (3)   | 25  |      | mA    | 1              |
| ı               | Output Current (Open Lean)   | Sourcing $R_L = 100\Omega$         | (3)   | 24  |      | mA    | 2, 3           |
| ır_             | Output Current (Open Loop)   | Sinking P = 1000                   | (3)   |     | -24  | mA    | 1              |
|                 |                              | Sinking $R_L = 100\Omega$          | (3)   |     | -23  | mA    | 2, 3           |
|                 | Supply Current               | Dath Amplifian                     |       |     | 6.0  | mA    | 1              |
|                 | Supply Current               | Both Amplifiers                    |       |     | 7.0  | mA    | 2, 3           |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in Mil-Std-883, Method 1019.5, Condition A.

<sup>(2)</sup> Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For V<sub>S</sub> = ±15V, V<sub>OUT</sub> = ±5V. For V<sub>S</sub> = ±5V, V<sub>OUT</sub> = ±1V.

<sup>(3)</sup> The open loop output current is guaranteed by measurement of the open loop output voltage swing using 100Ω output load.



# LM6172 (±5V) Electrical Characteristics (1) DC Drift Parameters (1)

The following conditions apply, unless otherwise specified.  $T_J = 25^{\circ}C$ ,  $V^+ = +5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$  &  $R_L > 1M\Omega$  Delta calculations performed on QMLV devices at group B , subgroup 5.

| Symbol          | Parameter            | Conditions | Notes | Min   | Max  | Units | Sub-<br>groups |
|-----------------|----------------------|------------|-------|-------|------|-------|----------------|
| $V_{IO}$        | Input Offset Voltage |            |       | -0.25 | 0.25 | mV    | 1              |
| I <sub>IB</sub> | Input Bias Current   |            |       | -0.50 | 0.50 | μΑ    | 1              |
| I <sub>IO</sub> | Input Ofset Current  |            |       | -0.25 | 0.25 | μΑ    | 1              |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in Mil-Std-883, Method 1019.5, Condition A.

Product Folder Links: LM6172QML



## LM6172 (±15V) Electrical Characteristics DC Parameters (1)

The following conditions apply, unless otherwise specified.  $T_J = 25^{\circ}C$ ,  $V^+ = +15V$ ,  $V^- = -15V$ ,  $V_{CM} = 0V$ , &  $R_L = 1M\Omega$ 

| Symbol                                                   | Parameter                    | Conditions                           | Notes | Min  | Max   | Units | Sub-<br>groups |
|----------------------------------------------------------|------------------------------|--------------------------------------|-------|------|-------|-------|----------------|
| V                                                        | Input Offset Voltage         |                                      |       |      | 1.5   | mV    | 1              |
| V <sub>IO</sub>                                          | Input Offset Voltage         |                                      |       |      | 3.5   | mV    | 2, 3           |
| L.                                                       | Input Bias Current           |                                      |       |      | 3.0   | μΑ    | 1              |
| чв                                                       | input bias current           |                                      |       |      | 4.0   | μΑ    | 2, 3           |
| l.a                                                      | Input Offset Current         |                                      |       |      | 2.0   | μΑ    | 1              |
| IO                                                       | Input Onset Current          |                                      |       |      | 3.0   | μΑ    | 2, 3           |
| CMPP                                                     | Common Mode Rejection Ratio  | V <sub>CM</sub> = ±10V               |       | 70   |       | dB    | 1              |
|                                                          | Common wode Rejection Ratio  | v <sub>CM</sub> = ±10 v              |       | 65   |       | dB    | 2, 3           |
| PSRR                                                     | Power Supply Rejection Ratio | $V_{S} = \pm 15V \text{ to } \pm 5V$ |       | 75   |       | dB    | 1              |
|                                                          |                              | VS = ±13V tO ±3V                     |       | 70   |       | dB    | 2, 3           |
| A <sub>V</sub>                                           | Large Signal Voltage Gain    | $R_L = 1K\Omega$                     | (2)   | 75   |       | dB    | 1              |
|                                                          |                              | N_ = 1N22                            | (2)   | 70   |       | dB    | 2, 3           |
|                                                          |                              | B = 1000                             | (2)   | 65   |       | dB    | 1              |
|                                                          |                              | $R_L = 100\Omega$                    | (2)   | 60   |       | dB    | 2, 3           |
|                                                          |                              | $R_L = 1K\Omega$                     |       | 12.5 | -12.5 | V     | 1              |
| \/                                                       | Output Swing                 | KL = 1KΩ                             |       | 12   | -12   | V     | 2, 3           |
| v <sub>O</sub>                                           | Output Swing                 | $R_L = 100\Omega$                    |       | 6.0  | -6.0  | V     | 1              |
|                                                          |                              | K <sub>L</sub> = 10022               |       | 5.0  | -5.0  | V     | 2, 3           |
|                                                          |                              | Sourcing P. – 1000                   | (3)   | 60   |       | mA    | 1              |
| ı                                                        | Output Current (Open Lean)   | Sourcing $R_L = 100\Omega$           | (3)   | 50   |       | mA    | 2, 3           |
| I <sub>L</sub>                                           | Output Current (Open Loop)   | Sinking P = 1000                     | (3)   |      | -60   | mA    | 1              |
|                                                          |                              | Sinking $R_L = 100\Omega$            | (3)   |      | -50   | mA    | 2, 3           |
|                                                          | Consolio Compant             | Dath Assalifians                     |       |      | 8.0   | mA    | 1              |
| I <sub>IO</sub> CMRR PSRR  A <sub>V</sub> V <sub>O</sub> | Supply Current               | Both Amplifiers                      |       |      | 9.0   | mA    | 2, 3           |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in Mil-Std-883, Method 1019.5, Condition A.

<sup>(2)</sup> Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For V<sub>S</sub> = ±15V, V<sub>OUT</sub> = ±5V. For V<sub>S</sub> = ±5V, V<sub>OUT</sub> = ±1V.

<sup>(3)</sup> The open loop output current is guaranteed by measurement of the open loop output voltage swing using 100Ω output load.



## LM6172 (±15V) Electrical Characteristics AC Parameters (1)

The following conditions apply, unless otherwise specified.  $T_J = 25^{\circ}\text{C}$ ,  $V^+ = +15\text{V}$ ,  $V^- = -15\text{V}$ ,  $V_{CM} = 0\text{V}$ 

| Symbol | Parameter            | Conditions                                           | Notes    | Min  | Max | Units | Sub-<br>groups |
|--------|----------------------|------------------------------------------------------|----------|------|-----|-------|----------------|
| SR     | Slew Rate            | $A_V = 2$ , $V_I = \pm 2.5V$<br>3nS Rise & Fall time | (2), (3) | 1700 |     | V/µS  | 4              |
| GBW    | Unity-Gain Bandwidth |                                                      | (4)      | 80   |     | MHz   | 4              |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in Mil-Std-883, Method 1019.5, Condition A.

Copyright © 2010–2011, Texas Instruments Incorporated

<sup>(2)</sup> See AN0009 for SR test circuit.

<sup>3)</sup> Slew Rate measured between ±4V.

<sup>(4)</sup> See AN0009 for GBW test circuit.



# LM6172 (±15V) Electrical Characteristics DC Drift Parameters (1)

The following conditions apply, unless otherwise specified.  $T_J = 25^{\circ}\text{C}$ ,  $V^+ = +15\text{V}$ ,  $V^- = -15\text{V}$ ,  $V_{CM} = 0\text{V}$  Delta calculations performed on QMLV devices at group B, subgroup 5.

| Symbol          | Parameter            | Conditions | Notes | Min   | Max  | Units | Sub-<br>groups |
|-----------------|----------------------|------------|-------|-------|------|-------|----------------|
| V <sub>IO</sub> | Input Offset Voltage |            |       | -0.25 | 0.25 | mV    | 1              |
| I <sub>IB</sub> | Input Bias Current   |            |       | -0.50 | 0.50 | μΑ    | 1              |
| I <sub>IO</sub> | Input Offset Current |            |       | -0.25 | 0.25 | μΑ    | 1              |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in Mil-Std-883, Method 1019.5, Condition A.



## **Typical Performance Characteristics**

Unless otherwise noted,  $T_A = 25$ °C



## Input Offset Voltage



## **Short Circuit Current**



# Output Voltage vs.







## **Input Bias Current**



#### **Short Circuit Current**



#### **Output Voltage**





Unless otherwise noted,  $T_A = 25$ °C



# VS. Frequency 90 90 Positive Vy = ±5V V<sub>N</sub> = 0.5V<sub>PP</sub> 70 Negative 40 30 10 100 1k 10k 100k 1M 10k



Frequency (Hz)







Supply Voltage at Different Temperature



Large Signal Voltage Gain





Unless otherwise noted,  $T_A = 25$ °C







# Slew Rate



## Large Signal Pulse Response



Large Signal Pulse Response



# Input Voltage Noise







Slew Rate



## **Small Signal Pulse Response**



**Small Signal Pulse Response** 



Copyright © 2010–2011, Texas Instruments Incorporated



Unless otherwise noted,  $T_A = 25$ °C

## Large Signal Pulse Response



Large Signal Pulse Response



Time (50 ns/div)

Large Signal Pulse Response



Time (50 ns/div)

Large Signal Pulse Response



Time (50 ns/div) **Closed Loop Frequency Response** 



## **Small Signal Pulse Response**





Time (50 ns/div)

**Small Signal Pulse Response** 



Time (50 ns/div)

**Small Signal Pulse Response** 



Time (50 ns/div)

#### **Closed Loop Frequency Response**





Unless otherwise noted,  $T_A = 25$ °C





## **Crosstalk Rejection**







#### **Maximum Power Dissipation**



Copyright © 2010–2011, Texas Instruments Incorporated



#### APPLICATION NOTES

#### LM6172 PERFORMANCE DISCUSSION

The LM6172 is a dual high-speed, low power, voltage feedback amplifier. It is unity-gain stable and offers outstanding performance with only 2.3mA of supply current per channel. The combination of 100MHz unity-gain bandwidth,  $3000V/\mu s$  slew rate, 50mA per channel output current and other attractive features makes it easy to implement the LM6172 in various applications. Quiescent power of the LM6172 is 138mW operating at  $\pm 15V$  supply and 46mW at  $\pm 5V$  supply.

#### **LM6172 CIRCUIT OPERATION**

The class AB input stage in LM6172 is fully symmetrical and has a similar slewing characteristic to the current feedback amplifiers. In the LM6172 Simplified Schematic (Page 2), Q1 through Q4 form the equivalent of the current feedback input buffer, R<sub>E</sub> the equivalent of the feedback resistor, and stage A buffers the inverting input. The triple-buffered output stage isolates the gain stage from the load to provide low output impedance.

#### LM6172 SLEW RATE CHARACTERISTIC

The slew rate of LM6172 is determined by the current available to charge and discharge an internal high impedance node capacitor. This current is the differential input voltage divided by the total degeneration resistor  $R_E$ . Therefore, the slew rate is proportional to the input voltage level, and the higher slew rates are achievable in the lower gain configurations.

When a very fast large signal pulse is applied to the input of an amplifier, some overshoot or undershoot occurs. By placing an external series resistor such as  $1k\Omega$  to the input of LM6172, the slew rate is reduced to help lower the overshoot, which reduces settling time.

#### REDUCING SETTLING TIME

The LM6172 has a very fast slew rate that causes overshoot and undershoot. To reduce settling time on LM6172, a  $1k\Omega$  resistor can be placed in series with the input signal to decrease slew rate. A feedback capacitor can also be used to reduce overshoot and undershoot. This feedback capacitor serves as a zero to increase the stability of the amplifier circuit. A 2pF feedback capacitor is recommended for initial evaluation. When the LM6172 is configured as a buffer, a feedback resistor of  $1k\Omega$  must be added in parallel to the feedback capacitor.

Another possible source of overshoot and undershoot comes from capacitive load at the output. Please see the section "Driving Capacitive Loads" for more detail.

#### **DRIVING CAPACITIVE LOADS**

Amplifiers driving capacitive loads can oscillate or have ringing at the output. To eliminate oscillation or reduce ringing, an isolation resistor can be placed as shown in Figure 3. The combination of the isolation resistor and the load capacitor forms a pole to increase stability by adding more phase margin to the overall system. The desired performance depends upon the value of the isolation resistor; the bigger the isolation resistor, the more damped (slow) the pulse response becomes. For LM6172, a  $50\Omega$  isolation resistor is recommended for initial evaluation.



Figure 3. Isolation Resistor Used to Drive Capacitive Load

Submit Documentation Feedback

Copyright © 2010–2011, Texas Instruments Incorporated





Figure 4. The LM6172 Driving a 510pF Load with a 30Ω Isolation Resistor



Figure 5. The LM6172 Driving a 220 pF Load with a 50Ω Isolation Resistor

## **LAYOUT CONSIDERATION**

#### Printed Circuit Boards And High Speed Op Amps

There are many things to consider when designing PC boards for high speed op amps. Without proper caution, it is very easy to have excessive ringing, oscillation and other degraded AC performance in high speed circuits. As a rule, the signal traces should be short and wide to provide low inductance and low impedance paths. Any unused board space needs to be grounded to reduce stray signal pickup. Critical components should also be grounded at a common point to eliminate voltage drop. Sockets add capacitance to the board and can affect frequency performance. It is better to solder the amplifier directly into the PC board without using any socket.

## **Using Probes**

Active (FET) probes are ideal for taking high frequency measurements because they have wide bandwidth, high input impedance and low input capacitance. However, the probe ground leads provide a long ground loop that will produce errors in measurement. Instead, the probes can be grounded directly by removing the ground leads and probe jackets and using scope probe jacks.

## **Components Selection And Feedback Resistor**

It is important in high speed applications to keep all component leads short because wires are inductive at high frequency. For discrete components, choose carbon composition-type resistors and mica-type capacitors. Surface mount components are preferred over discrete components for minimum inductive effect.

Large values of feedback resistors can couple with parasitic capacitance and cause undesirable effects such as ringing or oscillation in high speed amplifiers. For LM6172, a feedback resistor less than  $1k\Omega$  gives optimal performance.

## **COMPENSATION FOR INPUT CAPACITANCE**

The combination of an amplifier's input capacitance with the gain setting resistors adds a pole that can cause peaking or oscillation. To solve this problem, a feedback capacitor with a value



$$C_{F} > (R_{G} \times C_{IN})/R_{F} \tag{1}$$

can be used to cancel that pole. For LM6172, a feedback capacitor of 2pF is recommended. Figure 6 illustrates the compensation circuit.



Figure 6. Compensating for Input Capacitance

## **POWER SUPPLY BYPASSING**

Bypassing the power supply is necessary to maintain low power supply impedance across frequency. Both positive and negative power supplies should be bypassed individually by placing 0.01µF ceramic capacitors directly to power supply pins and 2.2µF tantalum capacitors close to the power supply pins.



Figure 7. Power Supply Bypassing

#### **TERMINATION**

In high frequency applications, reflections occur if signals are not properly terminated. Figure 8 shows a properly terminated signal while Figure 9 shows an improperly terminated signal.



Figure 8. Properly Terminated Signal





Figure 9. Improperly Terminated Signal

To minimize reflection, coaxial cable with matching characteristic impedance to the signal source should be used. The other end of the cable should be terminated with the same value terminator or resistor. For the commonly used cables, RG59 has 75 $\Omega$  characteristic impedance, and RG58 has 50 $\Omega$  characteristic impedance.

#### POWER DISSIPATION

The maximum power allowed to dissipate in a device is defined as:

$$P_{D} = (T_{J(max)} - T_{A})/\theta_{JA}$$
 (2)

Where P<sub>D</sub> is the power dissipation in a device

 $T_{J(max)}$  is the maximum junction temperature

T<sub>A</sub> is the ambient temperature

 $\theta_{JA}$  is the thermal resistance of a particular package

For example, for the LM6172 in a SO-16 package, the maximum power dissipation at 25°C ambient temperature is 1000mW.

Thermal resistance,  $\theta_{JA}$ , depends on parameters such as die size, package size and package material. The smaller the die size and package, the higher  $\theta_{JA}$  becomes. The 8-pin DIP package has a lower thermal resistance (95°C/W) than that of 8-pin SO (160°C/W). Therefore, for higher dissipation capability, use an 8-pin DIP package.

The total power dissipated in a device can be calculated as:

$$P_{D} = P_{Q} + P_{L} \tag{3}$$

Po is the quiescent power dissipated in a device with no load connected at the output. PL is the power dissipated in the device with a load connected at the output; it is not the power dissipated by the load.

Furthermore.

**Po:** = supply current x total supply voltage with no load

**P**<sub>L</sub>: = output current x (voltage difference between supply voltage and output voltage of the same supply)

For example, the total power dissipated by the LM6172 with  $V_S = \pm 15V$  and both channels swinging output voltage of 10V into  $1k\Omega$  is

 $P_D$ : =  $P_O + P_I$ 

2[(2.3mA)(30V)] + 2[(10mA)(15V - 10V)]

138mW + 100mW

= 238mW

Copyright © 2010-2011, Texas Instruments Incorporated



## **Application Circuits**



Figure 10. I- to -V Converters



Figure 11. Differential Line Driver

## **Table 2. Revision History**

| Released   | Revision | Section                                                    | Changes                                                                                                                                                                                            |
|------------|----------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12/08/2010 | А        | New Release, Corporate format                              | 1 MDS data sheet converted into one Corp. data sheet format. MNLM6172AM-X-RH Rev 0A0 will be archived.                                                                                             |
| 10/05/2011 | В        | Features, Ordering Information, Abs Max Ratings, Footnotes | Update Radiation, Add new ELDRS FREE die id, 'GW' NSID'S w/coresponding SMD numbers. Add 'GW' Theta JA & Theta JC along with weight.Add Note 15, Modify Note 14. LM6172QML Rev A will be archived. |

17-Nov-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp    | Samples          |
|------------------|--------|--------------|---------|------|-------------|----------|------------------|------------------|------------------|
|                  | (1)    |              | Drawing |      |             | (2)      |                  | (3)              | (Requires Login) |
| 5962-9560401QPA  | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| 5962-9560402QXA  | ACTIVE | CLGA         | NAC     | 16   | 42          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| 5962F9560401QPA  | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| 5962F9560401VPA  | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| 5962F9560402VXA  | ACTIVE | CLGA         | NAC     | 16   | 42          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| 5962R9560403VXA  | ACTIVE | CLGA         | NAC     | 16   | 42          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| LM6172AMGW-QML   | ACTIVE | CLGA         | NAC     | 16   | 42          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| LM6172AMGWFQMLV  | ACTIVE | CLGA         | NAC     | 16   | 42          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| LM6172AMGWRLQV   | ACTIVE | CLGA         | NAC     | 16   | 42          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| LM6172AMJ-QML    | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| LM6172AMJFQML    | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| LM6172AMJFQMLV   | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.





www.ti.com 17-Nov-2012

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM6172QML, LM6172QML-SP:

Military: LM6172QML

Space: LM6172QML-SP

NOTE: Qualified Version Definitions:

- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application







#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>