SNVSB14A - APRIL 2018-REVISED MAY 2018 LM5036 # LM5036 Half-Bridge PWM Controller with Integrated Auxiliary Bias Supply ### 1 Features - High Integration Controller for Small Form Factor, High-Density DC-DC Power Converters - Integrated 100-V, 100-mA Auxiliary Bias Supply - Voltage-Mode Control with Input Voltage Feed-Forward - 100-V High-Voltage Start-Up Regulator - Fully Regulated Pre-Biased Start-Up - Enhanced Cycle-By-Cycle Current Limiting with Pulse Matching - Optimized Maximum Duty Cycle for Primary-Side FETs - Configurable Latch, OVP Operation - Integrated 100-V, 2-A MOSFET Drivers for Primary-Side FETs - Programmable Dead-Time Between Primary-Side and Synchronous Rectifier (SR) FETs - Create a Custom Design Using the LM5036 with the WEBENCH® Power Designer # 2 Applications - Telecom and Data Communication Isolated Power Supplies - Industrial Power Supplies # 3 Description The LM5036 device is a highly integrated PWM controller with integrated auxiliary bias supply which offers high power density for telecom, datacom and industrial power converter applications. It contains all of the features necessary to implement half-bridge topology power converters using voltage-mode control with input voltage feed-forward. This device is intended to operate on the primary side of an isolated DC-DC power converter with input voltage up to 100 V. # Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | LM5036 | WQFN (28) | 5.00 mm × 5.00 mm | For all available packages, see the orderable addendum at the end of the data sheet. # Simplified Application # **Table of Contents** | 1 | Features 1 | | 7.4 Device Functional Mode | 32 | |---|----------------------------------------|----|-----------------------------------------------------|-------| | 2 | Applications 1 | 8 | Application and Implementation | 33 | | 3 | Description 1 | | 8.1 Application Information | 33 | | 4 | Revision History2 | | 8.2 Typical Application | 33 | | 5 | Pin Configuration and Functions 3 | 9 | Power Supply Recommendations | 45 | | 6 | Specifications4 | 10 | Layout | 46 | | • | 6.1 Absolute Maximum Ratings 4 | | 10.1 Layout Guidelines | 46 | | | 6.2 ESD Ratings | | 10.2 Layout Example | 47 | | | 6.3 Recommended Operating Conditions 4 | 11 | Device and Documentation Support | 48 | | | 6.4 Thermal Information5 | | 11.1 Custom Design With WEBENCH® Tools | 48 | | | 6.5 Electrical Characteristics5 | | 11.2 Receiving Notification of Documentation Update | es 48 | | | 6.6 Switching Characteristics 8 | | 11.3 Community Resources | 48 | | | 6.7 Typical Characteristics9 | | 11.4 Trademarks | 48 | | 7 | Detailed Description 11 | | 11.5 Electrostatic Discharge Caution | 48 | | | 7.1 Overview 11 | | 11.6 Glossary | 48 | | | 7.2 Functional Block Diagram 12 | 12 | Mechanical, Packaging, and Orderable | | | | 7.3 Feature Description | | Information | 49 | # 4 Revision History | DATE | REVISION | NOTES | |----------|----------|-----------------------| | May 2018 | А | First public release. | # 5 Pin Configuration and Functions **Pin Functions** | PIN | | I/O <sup>(1)</sup> | DECORPORTOR | | |---------|-----|--------------------|----------------------------------------------------------------|--| | NAME | NO. | 1/0(1) | DESCRIPTION | | | AGND | 2 | G | Analog ground | | | BST | 21 | I | Half-bridge high-side gate drive bootstrap | | | BST_AUX | 15 | I | Auxiliary supply high-side gate drive bootstrap | | | COMP | 3 | I | Control current input to half-bridge PWM comparator | | | CS_NEG | 26 | I | urrent sense amplifier negative input terminal | | | CS_POS | 25 | I | rrent sense amplifier positive input terminal | | | CS_SET | 27 | I | Current limit setting | | | FB_AUX | 12 | I | Auxiliary supply output voltage feedback | | | HSG | 22 | 0 | Half-bridge high-side MOSFET output driver | | | LSG | 18 | 0 | Half-bridge low-side MOSFET output driver | | | ON_OFF | 7 | I | Configurable for over voltage protection (OVP) or latch mode | | | PGND | 16 | G | Power ground | | | RAMP | 24 | I | RAMP signal input to half-bridge PWM comparator | | | RD1 | 10 | I | Synchronous rectifier trailing-edge delay | | | RD2 | 11 | I | Synchronous rectifier leading-edge delay | | | REF | 4 | 0 | 5-V reference regulator output | | | RES | 1 | I | Hiccup mode restart timer | | | RON | 6 | I | Auxiliary supply on-time control | | | RT/SYNC | 5 | 1 | Oscillator frequency control or external clock synchronization | | | SR1 | 20 | 0 | Synchronous rectifier PWM control output | | | SR2 | 19 | 0 | Synchronous rectifier PWM control output | | | SS | 8 | I | Soft-start input | | (1) I = input, O = output, G = ground # Pin Functions (continued) | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | | |--------|-----|--------------------|----------------------------------------|--| | NAME | NO. | 1/0(1) | DESCRIPTION | | | SSSR | 9 | I | Synchronous rectifier soft-start input | | | SW | 23 | I | Half-bridge switch node | | | SW_AUX | 14 | I | Auxiliary supply switch node | | | UVLO | 28 | I | Input undervoltage lockout | | | VCC | 17 | I | Bias supply | | | VIN | 13 | I | Input voltage | | | Pad | 29 | G | Exposed thermal pad | | # 6 Specifications # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |-------------------------------------------------------------------------|------|------|------| | VIN to GND | -0.3 | 105 | V | | SW/SW_AUX to GND | -5 | 105 | V | | BST TO SW, BST_AUX TO SW_AUX | -0.3 | 16 | V | | HSG to SW | -0.3 | 16 | V | | LSG to GND | -0.3 | 16 | V | | SR1/SR2 to GND | -0.3 | 5 | V | | VCC to GND | -0.3 | 16 | V | | RT, UVLO, ON/OFF, RON, RAMP, RES, FB_AUX, CS_POS, CS_NEG, CS_SET to GND | -0.3 | 5 | V | | COMP to GND | | -0.3 | V | | COMP Input Current | | 10 | mA | | Junction Temperature | | 150 | °C | | Storage Temperature, Tstg | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specificationJESD22-C101, all pins (2) | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |--------------------------|----------------------|-----|---------|------| | $V_{IN}$ | Input voltage | 18 | 100 | V | | External V <sub>CC</sub> | Supply Voltage | 8.5 | 14 | V | | TJ | Junction Temperature | -40 | 125 | °C | Product Folder Links: LM5036 ## 6.4 Thermal Information | | | LM5036 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC (1) | RJB (WQFN) | UNIT | | | | 28 PINS | | | $R_{\Theta JA}$ | Junction-to-ambient thermal resistance | 29.9 | °C/W | | R <sub>⊕JC(top)</sub> | Junction-to-case (top) thermal resistance | 18.2 | °C/W | | $R_{\Theta JB}$ | Junction-to-board thermal resistance | 10.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 10.3 | °C/W | | R <sub>⊕JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Electrical Characteristics MIN and MAX limits apply the junction temperature range of –40°C to 125°C. Unless otherwise specified, the following conditions apply: $V_{IN}$ = 48 V, $R_T$ = 25 k $\Omega$ , $RD_1$ = $RD_2$ = 20 k $\Omega$ , $R_{ON}$ =100 k $\Omega$ . No load on LSG, HSG, SR1, SR2, UVLO = 2.5 V, ON\_OFF = 0 V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------|------------------------------------------------------------------------------------------------|-------|------|-------|------| | START-UP | REGULATOR | | | | | | | V <sub>CC</sub> | Vcc voltage | I <sub>CC</sub> = 10 mA | 7.5 | 7.8 | 8.1 | V | | I <sub>CC (Lim)</sub> | Vcc current limit | V <sub>CC</sub> = 6 V, V <sub>IN</sub> = 20 V | 69 | 81 | 94 | mA | | I <sub>CC(ext)</sub> | Vcc supply current | Supply current into Vcc from an externally applied source. V <sub>CC</sub> = 9 V, FB_AUX = 0 V | 6.6 | 9 | 11 | mA | | V <sub>CC(reg)</sub> | Vcc load regulation | I <sub>CC</sub> from 0 to 50 mA | 31 | 49 | 73 | mV | | V <sub>CC(UV)</sub> | Vcc undervoltage threshold | Positive going Vcc | 7.4 | 7.7 | 8.0 | V | | , | | Negative going Vcc | 6.1 | 6.3 | 6.7 | V | | | V <sub>IN</sub> shutdown current | $V_{IN}$ = 20 V, $V_{UVLO}$ = 0 V, $R_{ON}$ = 100 $k\Omega$ | 276 | 580 | 670 | μΑ | | | | $V_{IN}$ = 100 V, $V_{UVLO}$ = 0 V, $R_{ON}$ = 100 $k\Omega$ | 299 | 600 | 717 | μΑ | | | V <sub>IN</sub> start-up regulator leakage | $V_{CC}$ = 9 V, applied externally, FB_AUX > 2 V, SS = 0 V, R <sub>ON</sub> = 100 kΩ | 180 | 234 | 304 | μΑ | | VOLTAGE F | REFERENCE REGULATOR (REF PIN) | | | | , | | | $V_{REF}$ | REF voltage | I <sub>REF</sub> = 0 mA | 4.85 | 5 | 5.15 | V | | V <sub>REF(REG)</sub> | REF load regulation | I <sub>REF</sub> = 0 to 25 mA | 24 | 37 | 57 | mV | | I <sub>REF(LIM)</sub> | REF current limit | V <sub>REF</sub> = 4.5 V, V <sub>IN</sub> = 20 V | 28 | 39 | 47 | mA | | V <sub>REF(UV)</sub> | REF undervoltage threshold | Positive going V <sub>REF</sub> | 4.3 | 4.5 | 4.7 | V | | | Hysteresis | | 0.16 | 0.26 | 0.37 | V | | UNDERVOL | TAGE LOCK OUT AND SHUTDOWN (U) | /LO PIN) | | | | | | V <sub>UVLO</sub> | UVLO threshold | | 1.205 | 1.25 | 1.305 | V | | I <sub>UVLO</sub> | UVLO Hysteresis current | | 15 | 20 | 24 | μΑ | | V <sub>SD</sub> | Internal startup regulator enable threshold | SS = 0 V, FB_AUX = 2.5 V | 0.34 | 0.38 | 0.41 | V | | | Hysteresis | | 90 | 135 | 175 | mV | | ON_OFF PII | N | | | | | | | V <sub>ON_OFF</sub> | ON_OFF threshold | | 1.18 | 1.25 | 1.32 | V | | | ON_OFF hysteresis current | | 40 | 50 | 60 | μA | | SOFT-STAR | T (SS PIN, SSSR PIN) | | | | | | | I <sub>SS</sub> | SS charge current | SS = 0 V | 17 | 20 | 24 | μA | | | SS threshold to enable SSSR charge current | I <sub>COMP</sub> < 800 μA | 1.93 | 2.06 | 2.2 | V | Product Folder Links: LM5036 # **Electrical Characteristics (continued)** MIN and MAX limits apply the junction temperature range of $-40^{\circ}C$ to 125°C. Unless otherwise specified, the following conditions apply: $V_{IN} = 48 \text{ V}$ , $R_T = 25 \text{ k}\Omega$ , $RD_1 = RD_2 = 20 \text{ k}\Omega$ , $R_{ON} = 100 \text{ k}\Omega$ . No load on LSG, HSG, SR1, SR2, UVLO = 2.5 V, ON\_OFF = 0 V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------------------------------------------|--------------------------------------|------|------|------|------| | | SS output low voltage | Sinking 100 μA | 30 | 48 | 57 | mV | | | SS threshold to disable switching | | 865 | 1000 | 1198 | mV | | SSSR | SSSR charge current | SS > 2 V, I <sub>COMP</sub> < 800 μA | 17 | 20 | 24 | μΑ | | | SSSR output low voltage | Sinking 100 μA | 30 | 38.7 | 49 | mV | | | SSSR threshold to enable SR freewheeling pulse | | 0.65 | 1.17 | 1.67 | V | | CURRENT SE | NSE (CS_POS, CS_NEG, and CS_SET | PIN) | 1 | | | | | V <sub>LIM</sub> | Current limit setting voltage | | 0.72 | 0.75 | 0.77 | V | | | Ratio of internal negative to positive current limit threshold | | 0.3 | 0.58 | 0.9 | | | | CS to gate driver output delay | | 60 | 85 | 122 | ns | | | CS leading-edge blanking | | 33 | 53 | 76 | ns | | I <sub>SLOPE</sub> (1) | Peak value of current source for slope compensation | | | 50 | | μA | | REVERSE CU | IRRENT PROTECTION | | 1 | | | | | N | Number of switching periods to reset negative over-current event counter | | | 4 | | | | SR_CTR_TH | SSSR threshold to reset SSSR cap clamp event counter | | 4.8 | 4.94 | 5.1 | V | | HICCUP MOD | E (RES PIN) | | · | | • | | | R <sub>RES</sub> | RES pulldown resistance | Termination of hiccup timer | 24 | 36 | 55 | Ω | | V <sub>RES</sub> | RES hiccup threshold | | 0.90 | 1 | 1.04 | V | | | RES upper counter threshold | | 3.91 | 4 | 4.07 | V | | | RES lower counter threshold | | 1.95 | 2 | 2.04 | V | | RES-SRC1 | Charge current source1 | V <sub>RES</sub> < 1 V, CBC active | 12 | 15 | 18 | μΑ | | RES-SRC2 | Charge current source2 | 1 V < V <sub>RES</sub> < 4 V | 25 | 30 | 36 | μA | | I <sub>RES-DIS1</sub> | Discharge current source1 | CBC not active | 3.2 | 5 | 5.5 | μΑ | | I <sub>RES-DIS2</sub> | Discharge current source2 | 2 V < V <sub>RES</sub> < 4 V | 2.5 | 5 | 7.5 | μΑ | | HICCUP MOD | E BLANKING | | | | · | | | HC_BLK_TH | SSSR threshold to disable the hiccup blanking | | 5.26 | 5.5 | 5.66 | V | | VOLTAGE FE | ED-FORWARD (RAMP PIN) | | | | | | | | RAMP sink impednace (clocked) | | 3.9 | 6.0 | 9.1 | Ω | | OSCILLATOR | (RT PIN) | | | | | | | f <sub>SW1</sub> | Frequency (half oscillator frequency) | $R_T = 25 \text{ k}\Omega$ | 185 | 200 | 215 | kHz | | f <sub>SW2</sub> | Frequency (half oscillator frequency) | $R_T = 10 \text{ k}\Omega$ | 420 | 480 | 540 | kHz | | | DC level | | 1.85 | 2 | 2.06 | V | | | RT sync threshold | | 2.8 | 3 | 3.3 | V | | SYNCHRONO | OUS RECTIFIER TIMING CONTROL (RE | 01 and RD2 PINS) | | | | | | i <sub>1</sub> | SR trailing edge delay SR turn-off to primary switch turn-on | $RD_1 = 20 \text{ k}\Omega$ | 94 | 123 | 157 | ns | | | | $RD_1 = 100 \text{ k}\Omega$ | 213 | 278 | 350 | ns | | t <sub>2</sub> | SR leading edge delay primary switch turn-off to SR turn-on | $RD_2 = 20 \text{ k}\Omega$ | 60 | 79 | 102 | ns | | | | $RD_2 = 100 \text{ k}\Omega$ | 188 | 250 | 315 | ns | | t <sub>clk</sub> | Pulse width of the clock | | 47 | 65 | 87 | ns | Product Folder Links: LM5036 # (1) Guaranteed By Design # **Electrical Characteristics (continued)** MIN and MAX limits apply the junction temperature range of –40°C to 125°C. Unless otherwise specified, the following conditions apply: $V_{IN}$ = 48 V, $R_T$ = 25 k $\Omega$ , $RD_1$ = $RD_2$ = 20 k $\Omega$ , $R_{ON}$ =100 k $\Omega$ . No load on LSG, HSG, SR1, SR2, UVLO = 2.5 V, ON\_OFF = 0 V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------|-------|----------|------| | COMP PIN | | | | | <u> </u> | | | V <sub>PWM-OS</sub> | COMP current to RAMP offset | RAMP = 0 V | 596 | 800 | 1063 | μA | | V <sub>SS-OS</sub> | SS to RAMP offset | RAMP = 0 V | 0.86 | 1 | 1.15 | V | | | COMP current to RAMP gain | delta RAMP/delta I <sub>COMP</sub> | 1895 | 2400 | 2936 | Ω | | | SS to RAMP gain | delta SS/delta RAMP | 0.574 | 0.646 | 0.74 | | | | COMP current for SSSR charge curent enable | SS > 2 V | 600 | 750 | 900 | μΑ | | | COMP to gate driver output delay | | 100 | 120 | 150 | ns | | | Minimum duty cycle | I <sub>COMP</sub> = 1 mA | | | 0 | % | | BOOST (BST | PIN) | | | | | | | V <sub>BST(UV)</sub> | BST under-voltage threshold | V <sub>BST</sub> - V <sub>SW</sub> rising | 3.2 | 4.137 | 5.6 | V | | | Hysteresis | | 0.37 | 0.481 | 0.65 | V | | LSG, HSG GA | ATE DRIVERS | | | | | | | V <sub>OL_PRI</sub> | Low-state output voltage | I <sub>HSG/LSG</sub> = 100 mA | 0.1 | 0.3 | 0.41 | V | | V <sub>OH_PRI</sub> | High-state output voltage | $I_{HSG/LSG}$ = 100 mA, $V_{OHL\_PRI}$ = $V_{CC}$ - $V_{LSG}$ , $V_{OHH\_PRI}$ = $V_{BST}$ - $V_{HSG}$ | 0 | 0.38 | 1 | V | | | Rise Time | C-load =1000 pF | 2 | 8 | 12 | ns | | | Fall Time | C-load =1000 pF | 2 | 10 | 14 | ns | | I <sub>SO_PRI</sub> | Peak Source Current | V <sub>HSG/LSG</sub> = 0V | | 1.5 | | Α | | I <sub>SI_PRI</sub> | Peak Sink Current | V <sub>HSG/LSG</sub> = VCC | | 2 | | Α | | SR1, SR2 GA | TE DRIVERS | | | | | | | V <sub>OL_SR</sub> | Low-state output voltage | I <sub>SR1/SR2</sub> = 10 mA | | | 0.12 | V | | V <sub>OH_SR</sub> | High-state output voltage | I <sub>SR1/SR2</sub> = 10 mA, V <sub>OH_SR</sub> = V <sub>REF</sub> - V <sub>SR</sub> | | | 0.313 | V | | | Rise Time | C-load = 1000 pF | 25 | 45 | 65 | ns | | | Fall Time | C-load = 1000 pF | 4 | 10 | 16 | ns | | I <sub>SO_SR</sub> | Peak Source Current | V <sub>SR</sub> = 0 V | 0.05 | 0.09 | 0.14 | Α | | I <sub>SI_SR</sub> | Peak Sink Current | $V_{SR} = V_{REF}$ | 0.1 | 0.2 | 0.4 | Α | | HALF BRIDG | E THERMAL SHUTDOWN | | | | " | | | T <sub>SD</sub> | Thermal Shutdown Temp | | | 150 | | ٥С | | | Thermal Shutdown Hysteresis | | | 25 | | °C | | AUX SUPPLY | SWITCH CHARACTERISTICS | | | | | | | | Buck Switch R <sub>DS(ON)</sub> | I <sub>TEST</sub> = 60 mA | 3.0 | 5.2 | 7.5 | Ω | | | Synchronous Switch R <sub>DS(ON)</sub> | I <sub>TEST</sub> = 60 mA | 1.2 | 2.8 | 4.5 | Ω | | AUX SUPPLY | UNDERVOLTAGE LOCKOUT | | | | | | | V <sub>BST_AUX(UV)</sub> | BST_AUX undervoltage threshold | V <sub>BST AUX</sub> - V <sub>SW AUX</sub> rising | 2.1 | 2.8 | 3.6 | V | | V <sub>AUX_UVLO</sub> | AUX supply UVLO input voltage rising threshold | | 12.2 | 15 | 16.6 | V | | | AUX supply UVLO input voltage falling threshold | | 7.9 | 11.2 | 12.7 | V | | AUX SUPPLY | REGULATION | | | | | | | V <sub>AUX-OFF</sub> | OFF-State AUX Voltage Regulation Level | | 1.26 | 1.4 | 1.53 | V | | V <sub>AUX-ON</sub> | ON-State AUX Voltage Regulation Level | | 0.95 | 1 | 1.04 | V | | AUX SUPPLY | CURRENT LIMIT | | | | | | | | AUX Supply Current Limit Threshold | | 150 | 200 | 250 | mA | Submit Documentation Feedback Product Folder Links: LM5036 # **Electrical Characteristics (continued)** MIN and MAX limits apply the junction temperature range of $-40^{\circ}\text{C}$ to 125°C. Unless otherwise specified, the following conditions apply: $V_{\text{IN}}$ = 48 V, $R_{\text{T}}$ = 25 k $\Omega$ , $RD_{\text{1}}$ = $RD_{\text{2}}$ = 20 k $\Omega$ , $R_{\text{ON}}$ =100 k $\Omega$ . No load on LSG, HSG, SR1, SR2, UVLO = 2.5 V, ON\_OFF = 0 V. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-------------------------------------------|-----------------|-----|-----|-----|------| | AUX SUPPLY THERMAL SHUTDOWN | | | | | | | | T <sub>SD_AUX</sub> | AUX Supply Thermal Shutdown Temp | | | 160 | | °C | | | AUX Supply Thermal Shutdown<br>Hysteresis | | | 28 | | °C | # 6.6 Switching Characteristics MIN and MAX limits apply the junction temperature range of –40°C to 125°C. Unless otherwise specified, the following conditions apply: $V_{IN}$ = 48 V, $R_T$ = 25 k $\Omega$ , $RD_1$ = $RD_2$ = 20 k $\Omega$ , $R_{ON}$ =100 k $\Omega$ . No load on LSG, HSG, SR1, SR2, UVLO = 2.5 V, ON\_OFF = 0 V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------|---------------------------------------------------------------|-----|-----|-----|------| | t <sub>ON</sub> | AUX SUPPLY ON-TIME | $V_{IN} = 32 \text{ V}, \text{ R}_{ON} = 100 \text{ k}\Omega$ | 240 | 330 | 440 | ns | | t <sub>OFF(MIN)</sub> | AUX SUPPLY MINIMUM OFF-TIME | FB_AUX = 0 V | 69 | 103 | 136 | ns | # 6.7 Typical Characteristics Copyright © 2018, Texas Instruments Incorporated # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** Submit Documentation Feedback # 7 Detailed Description #### 7.1 Overview The LM5036 device is a highly-integrated, half-bridge PWM controller with integrated auxiliary bias supply. It provides a high power-density solution for telecom, datacom and industrial power converters. The device has all of the features necessary to implement a power converter that uses half-bridge topology. The device employs voltage-mode control and includes input voltage feed-forward to improve performance. This device operates on the primary side of an isolated DC-DC power converter with input voltage up to 100 V. The soft-start function provides a fully regulated and monotonic rise of output voltage, even when the converter energizes into a pre-biased load. The device uses an enhanced cycle-by-cycle (CBC) current limit. This function matches the pulse to maintain the voltage balance of the half-bridge capacitor divider. This method balances the flux balance of the transformer during CBC operation. The input voltage compensation function helps to minimize the variation of the current limit level across the entire input voltage range. The LM5036 device has these other features: - · configurable latch protection - configurable overvoltage protection (OVP) - optimized maximum duty cycle operation for the primary MOSFETs - integrated half-bridge MOSFET gate drivers - programmable dead-time between the primary MOSFETs and synchronous rectifiers - auxiliary supply synchronous and asynchronous mode transition - 5-V synchronous rectifier PWM outputs - programmable line undervoltage lockout (UVLO) - hiccup mode overcurrent protection (OCP) - reverse current protection - a 2-MHz capable oscillator with synchronization capability - two-level thermal shutdown protection Product Folder Links: LM5036 # 7.2 Functional Block Diagram Copyright © 2018, Texas Instruments Incorporated ### **Feature Description** # 7.3.1 High-Voltage Start-Up Regulator The LM5036 device contains a high-voltage VCC start-up regulator that allows the input pin (VIN) to be connected directly to an input voltage up to 100 V. When the UVLO pin voltage is greater than 0.35 V, the startup regulator is enabled to charge an external capacitor connected to the VCC pin. The output voltage of the VCC regulator is regulated at 7.8 V (typical). The VCC regulator provides power to the reference (REF) regulator. The regulator output at VCC is internally current limited to 81 mA (typical) . The value of the VCC capacitor depends on the total system design, and its start-up characteristics. The recommended range of values for the VCC capacitor is 0.47 µF to 10 µF. The internal power dissipation of LM5036 device can be reduced by powering VCC from an auxiliary supply. LM5036 device integrates all of the functions needed to implement a low-cost and ease-to-design isolated flybuck topology auxiliary supply based on constant-on-time (COT) control scheme. The primary output VALIX1 of the auxiliary supply must be connected through a diode to the VCC pin, as shown in Figure 12. The auxiliary supply must raise the VCC voltage above the internally generated VCC voltage in order to shut off the internal start-up regulator. Powering VCC from an auxiliary supply improves efficiency while reducing the power dissipation of the controller IC. The VCC under-voltage (UV) circuit will still function in this mode, requiring that VCC never falls below its UV threshold during the start-up sequence. The VCC regulator series pass transistor includes a diode between VCC and VIN that should not be forward biased in normal operation. Therefore, the auxiliary VCC voltage should never exceed the VIN voltage. Figure 12. External VCC Bias Supply Connection #### 7.3.2 Undervoltage Lockout (UVLO) The LM5036 device contains a three-level under-voltage lockout circuit. When the UVLO pin voltage is below 0.35 V, the controller is in a low current shutdown mode where the functional circuit blocks are not enabled including VCC startup regulator, auxiliary supply and the main half-bridge control logic and gate drive circuitry, When UVLO pin voltage is above 0.35 V, the VCC and REF regulators become active. When the VCC and REF outputs exceed their respective UV thresholds and the input voltage VIN is above 15 V, the auxiliary supply is enabled. When UVLO pin voltage is above 1.25 V and VCC and REF voltage are above their respective UV thresholds. the control logic of the main half-bridge converter is enabled. The soft-start capacitor is released and the normal operation begins. An external set-point voltage divider from VIN to GND can be used to set the minimum operating voltage of the half-bridge converter. The divider must be designed such that the voltage at the UVLO pin is greater than 1.25 V when VIN enters the desired operating range. UVLO hysteresis is accomplished with an internal 20-µA current sink that is switched on or off into the impedance of the external set-point divider. When the UVLO threshold of 1.25 V is exceeded, the current sink is deactivated to quickly raise the voltage at the UVLO pin. When the UVLO pin voltage falls below the 1.25-V threshold, the current sink is enabled causing the voltage at the UVLO pin to quickly fall. # 7.3.3 Reference Regulator Copyright © 2018, Texas Instruments Incorporated The REF pin is the output of a 5-V linear regulator that can be used to bias an opto-coupler transistor, primary side of an isolated gate driver or digital isolator, among other housekeeping circuits. The regulator output is internally current limited to 39 mA (typical). The REF pin must be locally decoupled with a ceramic capacitor, the recommended range of values is from 0.1 μF to 10 μF. # 7.3.4 Oscillator, Synchronized Input The oscillator frequency of LM5036 device is set by a resistor connected between the RT pin and AGND. The $R_T$ resistor should be located close to the device. To set a desired oscillator frequency ( $f_{OSC}$ ), the value of $R_T$ resistor can be calculated from Equation 1. $$R_{\rm T} = \frac{1}{f_{\rm OSC} \times 1 \times 10^{-10}} \tag{1}$$ For example, if the desired oscillator frequency is 400 kHz, that is, each phase (LSG and HSG) switches at 200 kHz, the value of $R_T$ is calculated to be 25 k $\Omega$ . If the LM5036 device is to be synchronized to an external clock, that signal must be coupled into the RT pin through a 100 pF capacitor. The RT pin voltage is nominally regulated at 2 V and the external pulse amplitude should lift the pin to between 3.5 V and 5.0 V on the low-to-high transition. The synchronization pulse width should be between 15 and 200 ns. The RT resistor is always required, whether the oscillator is free running or externally synchronized and SYNC frequency must be equal to or greater than the frequency set by the $R_T$ resistor. ## 7.3.5 Voltage-Mode Control The LM5036 device employs voltage-mode control with input voltage feed-forward for the main half-bridge converter. A simplified block diagram of the voltage-mode feedback control loop is shown in Figure 13. Figure 13. Voltage-Mode Feedback Control Loop for Half-Bridge Converter The output voltage $(V_O)$ is sensed and compared against a reference voltage $(V_{REF})$ on the secondary side which produces an error voltage which is then processed by the error amplifier. The compensated error signal is transmitted across the isolation boundary through an opto-coupler and then gets injected into the COMP pin in the form of a control current. The COMP pin current is internally mirrored by a matching pair of NPN transistors which sink current through a 5-k $\Omega$ resistor connected to the 5-V internal reference. The resulting control voltage $V_{COMP}$ is compared with the soft-start capacitor voltage (SS) and the smaller one passes through a 1-V offset, followed by a 2:1 resistor divider before being applied to the PWM comparator to determine the duty cycle of the half-bridge converter. The PWM comparator polarity is configured such that with no current flowing into the COMP pin, the controller produces maximum duty cycle for the primary FETs. An opto-coupler detector can be connected between the REF pin and the COMP pin. Because the COMP pin is controlled by a current input, the voltage across the opto-coupler detector is nearly constant. The bandwidth limiting phase delay which is normally introduced by the significant capacitance of the opto-coupler is thereby greatly reduced. Higher loop bandwidths can be realized because the bandwidth limiting pole associated with the opto-coupler is now at a much higher frequency. The voltage at the RAMP pin provides the modulation ramp for the PWM comparator. The PWM comparator compares the modulation ramp signal at the RAMP pin to the COMP voltage to control the duty cycle. The modulation ramp signal can be implemented as a ramp proportional to the input voltage, known as feed-forward voltage mode control, as shown in Figure 14. The RAMP pin is reset by an internal MOSFET when RAMP voltage passes COMP voltage, current limit event, or at the conclusion of each PWM cycle, whichever comes earlier. (1) Slope proportional to input voltage (see Figure 15) Submit Documentation Feedback Figure 14. Feed-Forward Voltage-Mode Control Configuration Figure 15. Modulation Ramp Slope An external resistor ( $R_{FF}$ ) and capacitor ( $C_{FF}$ ) connected to VIN, AGND, and the RAMP pins are required to create a saw-tooth modulation ramp signal. The slope of the signal at RAMP will vary in proportion to the input voltage. The varying slope provides line feed-forward information necessary to improve line transient response with voltage-mode control. With a constant control signal, the on-time ( $T_{ON}$ ) varies inversely with the input voltage ( $V_{IN}$ ) to stabilize the volt-second product of the transformer. Using a line feed-forward ramp for PWM control requires very little change in the voltage regulation loop to compensate for changes in input voltage, as compared to a ramp with fixed slope. In addition, voltage-mode control is less susceptible to noise. Therefore, it is a good choice for wide input range power converter applications. However, voltage-mode control requires a Type-III compensation network due to the complex-conjugate poles of the L-C output filter. The recommended capacitor value range for $C_{FF}$ is from 100 pF to 1800 pF. Referring to Figure 14, it can be seen that $C_{FF}$ value must be small enough to be discharged within the clock pulse-width. The value of $R_{FF}$ required can be calculated from Equation 2 $$R_{FF} = \frac{-1}{f_{OSC} \times C_{FF} \times \ln\left(1 - \frac{V_{RAMP}}{V_{IN(min)}}\right)}$$ (2) For example, assuming a $V_{RAMP}$ voltage of 1.5 V (a good compromise of signal range and noise immunity), $V_{IN(min)}$ of 36 V, oscillator frequency of 400 kHz and $C_{FF}$ = 560 pF results in $R_{FF}$ = 105 k $\Omega$ . #### 7.3.6 Primary-Side Gate Driver Outputs (LSG and HSG) The LM5036 device provides two gate driver outputs for the primary FETs of the main half-bridge converter: one floating high-side gate driver output HSG and one ground referenced low-side gate driver output LSG. Each internal gate driver is capable of sourcing 1.5-A peak and sinking 2-A peak (typical). Initially, the LSG output is turned on during the power transfer phase, followed by a freewheeling period during which both LSG and HSG outputs are turned off. In the subsequent power transfer phase, the HSG output is turned on followed by another freewheeling period. The low-side LSG gate driver is powered directly by the VCC bias supply. The HSG gate driver is powered from a bootstrap capacitor connected between BST and SW. An external diode connected between VCC and BST provides the high-side gate driver power by charging the bootstrap capacitor from VCC when the switching node SW is low. When the high side FET is turned on, BST rises to a peak voltage equal to VCC + VIN. The BST and VCC capacitors should be placed close to the pins of the LM5036 device to minimize voltage transients due to parasitic inductance because the peak current source to the MOSFET gates can exceed 1.5 A (typical). The recommended value of the BST capacitor is 0.1 µF or greater. A low ESR/ESL capacitor, such as a surface mount ceramic, should be used to prevent voltage drop during the HSG transitions. Draduat Folder Links, / M ### 7.3.7 Half-Bridge PWM Scheme Synchronous rectification on the secondary side of the transformer provides higher efficiency, especially for low output voltage and high output current converter, compared to the diode rectification. The reduction of the diode forward voltage drop (0.5 V to 1.5 V) to 10 mV to 200 mV $V_{DS}$ voltage for a MOSFET significantly reduces rectification losses. In a typical application, the secondary windings of the transformer can be center tapped, with the output power inductor in series with the center tap, as shown in Figure 16. The synchronous rectifiers (SRs) provide the ground path for the energized secondary winding and the inductor current. Figure 16. Half-bridge Topology with Center-Tap Rectification The internal SR drivers are powered by the REF regulator and each SR output is capable of sourcing 0.1 A and sinking 0.2 A peak (typical). The amplitude of the SR drivers is limited to 5 V. The 5-V SR signals enable the transfer of SR control signals across the isolation barrier either through a digital isolator or isolated gate driver. It should be noted that the actual gate sourcing and sinking currents for the SRs are provided by the secondary-side gate drivers. The timing diagram of the four PMW signals (LSG, HSG, SR1, and SR2) with dead-times is illustrated in Figure 17. The main clock is generated by the internal oscillator. A delayed clock is derived by adding a delay of $t_D$ to the main clock. $t_D$ can be calculated from Equation 3, where RD<sub>1</sub> is the value of the resistor connected between RD1 pin and AGND. $$t_D = RD_1 \times 2 \text{ pF} + 20 \text{ ns} \tag{3}$$ Figure 17. PWM Signal Timing Diagram As illustrated in Figure 17, the rising edge of the main clock is used to turn off the SRs. Primary FET drive signal LSG/HSG is turned on at the falling edge of the delayed clock. Therefore, the dead-time between the falling edge of SR and the rising edge of the respective primary FET can be calculated from Equation 4 $$t_1 = t_D + t_{CLK}$$ where The minimum achievable t<sub>1</sub> is equal to the pulse width of the clock when t<sub>D</sub> is set to 0 ns. After SR1 is turned off, the body diode of SR1 continues to carry about the half inductor current until the primary power raises the drain voltage of the SR1 and reverse biases its body diode. Ideally, dead-time $t_1$ would be set to the minimum time that allows the SR to turn off before the body diode starts conducting. Power is transferred from the primary to the secondary side when the LSG is turned on. During this power transfer period, the SR2 is still turned on while the SR1 is turned off. The drain voltage of SR1 is twice the voltage of the center tap at this time. Under the normal operation, the LSG is turned off either when the RAMP signal exceeds the COMP signal or at the rising edge of the next delayed clock signal (maximum duty cycle condition), whichever comes earlier. A dead-time $t_2$ is inserted between the falling edge of LSG and rising edge of SR1. $t_2$ can be calculated from Equation 5, where RD<sub>2</sub> is the value of the resistor connected between RD2 pin and AGND. $$t_2 = RD_2 \times 2 \text{ pF} + 30 \text{ ns} \tag{5}$$ (4) During the dead-time $t_2$ , the inductor current continues to flow through the body diode of SR1. Because the body diode causes more conduction loss than the SR, efficiency can be improved by minimizing the $t_2$ period while maintaining sufficient margin across the entire operating conditions (component tolerances, input voltages, etc.) to prevent the cross conduction between the primary FET and SR. During the freewheeling period where both of the primary FETs are turned off while both of the SRs are turned on, the inductor current is almost equally shared between the SR1 and SR2 which effectively shorts the secondary winding of the transformer. The SR2 is then turned off before HSG is turned on. The power is transferred from the primary to secondary side again when HSG is turned on. After HSG is disabled and the dead-time t<sub>2</sub> expires, SR1 and SR2 both conduct again during the freewheeling period. # 7.3.8 Maximum Duty Cycle Operation The LSG and HSG will operate at maximum duty cycle when they are turned off at the rising edge of the delayed clock, instead of by the event where RAMP voltage passes COMP voltage, as shown in Figure 18. In LM5036 device, it is intended to achieve optimized maximum duty cycle for the primary FETs in order to accommodate wider range of operation. Figure 18. PWM Signals at Maximum Duty Cycle Condition Submit Documentation Feedback Use Equation 6 to calculate the maximum duty cycle for the primary FETs $$D_{MAX} = \frac{\frac{1}{f_{OSC}} - t_{CLK}}{\frac{2}{f_{OSC}}}$$ where • f<sub>OSC</sub> is the oscillator frequency which is twice the switching frequency (6) The pulse width of the clock is used in this case to prevent cross-conduction between the two primary FETs during the maximum duty cycle operation. # 7.3.9 Pre-Biased Start-Up Process The soft-start functionality limits the inrush current and voltage stress of the power converter. A common requirement for the power converters used in the telecom/datacom applications is to have a monotonic output voltage start-up into pre-biased load conditions where the output capacitor is pre-charged prior to start-up. In a pre-biased load condition, if the synchronous rectifiers are engaged prematurely they will sink current from the pre-charged output capacitors resulting in undesired output voltage dip or even power converter damage. The LM5036 device implements a unique circuitry to ensure intelligent turn-on of the synchronous rectifiers such that the output voltage has a monotonic start-up. The start-up process can be divided into two phases: - soft-start of the primary FETs - soft-start of the SRs # 7.3.9.1 Primary FETs Soft-Start Process Figure 19 shows a simplified block diagram of the soft-start function. Figure 19. Soft-Start Function The auxiliary supply has two reference output voltage levels of 1.4 V (off state) and 1 V (on state) which facilitates easy voltage level shift detection on the secondary side. The auxiliary supply starts to operate as soon as VIN > 15 V (typical) and VCC and REF are above the respective UV thresholds. When the soft-start capacitor is below 2 V, the auxiliary supply will produce the off-state voltage on the primary $(V_{AUX1})$ and secondary side $(V_{AUX2})$ , as shown in Figure 20. The off-state auxiliary output voltage level present on the secondary side $V_{AUX2}$ is above the threshold TH, which activates a reset circuit that discharges the output voltage reference $V_{REF}$ . This ensures that the opto-coupler is producing a 0% duty-cycle command. When UVLO exceeds 1.25 V and VCC and REF are above the respective UV thresholds, the soft-start capacitor starts to charge. The auxiliary supply will produce the on-state voltage level when the soft-start capacitor reaches 2 V. Figure 20. Pre-biased Start-Up Waveform The secondary side reset circuit will now be disabled because $V_{AUX2} < TH$ , and the output voltage reference is released. The reference capacitor soft-starts the output voltage under full regulation. By using the modulation of the auxiliary output voltage, the communication between the primary and secondary side is established without the need of any additional opto-coupler. Due to the introduced programmable soft-start delay (before SS capacitor reaches 2 V), the duty cycle is controlled by the feedback control loop at all times without being interfered by the SS capacitor voltage (because $V_{COMP} < V_{SS}$ ). When the reference voltage exceeds the pre-bias voltage at the output, the $V_{COMP}$ starts to rise. After $V_{COMP}$ reaches the 1-V threshold (for example $I_{COMP} = 800~\mu$ A) which corresponds to zero duty cycle, the duty cycle of the primary FETs starts to increase. In the meantime, the device starts to charge SSSR capacitor with a 20- $\mu$ A current source when the duty cycle is greater than zero. Figure 21. PWM Timing During Startup Process #### 7.3.9.2 Synchronous Rectifier (SR) Soft-Start Process Until SSSR capacitor reaches 1 V, the controller operates at SR synchronization (SYNC) mode where the SR pulses are synchronized to the respective primary FET pulses, as shown in Figure 21. This helps to reduce the conduction loss of the SRs. In addition, due to the fact that the SRs only conduct during power transfer phase, there is no risk of reverse current at the SYNC mode. Since the pulse width of SRs gradually increases, the output voltage disturbance due to the difference in the voltage drop between the body diode and the on resistance of the SRs is prevented. Once the SSSR capacitor crosses the 1-V threshold, the LM5036 device begins the soft-start of the SRs freewheeling period (highlighted in gray in Figure 21) where the SRs may sink current from the output if they are engaged prematurely. The 1-V offset on the SSSR pin is intended to provide additional delay which ensures that the primary duty cycle ramps up to a point where the output voltage is in-regulation, thereby avoiding reverse current when the SRs are engaged. The SR soft-start follows a leading-edge modulation technique such that the leading-edge of the SR pulse is soft-started as opposed to the trailing-edge modulation of the primary FETs. As shown in Figure 21, SR1 and SR2 are turned on simultaneously with a narrow pulse-width during the freewheeling period. At the end of the freewheel period, that is, at the rising edge of the main CLK, the SR in phase with the next power transfer cycle remains on while the SR out of phase with it is turned off. The in-phase SR remains on throughout the power transfer cycle and at the end of it, both the primary FET and the in-phase SR are turned off simultaneously. At the end of the soft-start, the SR pulses will become complementary to the respective primary FETs, as shown in Figure 17. Product Folder Links: LM5036 uments Incorporated Submit Documentation Feedback # 7.3.10 Zero Duty Cycle Operation The zero duty cycle detection ensures that there is no excessive reverse current when the primary duty cycle is zero. In that case, the SSSR capacitor would be clamped to ground and therefore SRs will be turned off (SR SYNC mode). Normal operation will resume (SSSR capacitor start to charge) as soon as the load is applied. It should be noted about a special application scenario where there is a low output capacitance value. During the start-up under no load condition, the output capacitor acts like a load. With small output capacitor the converter might get stuck in zero duty until load is applied. # 7.3.11 Enhanced Cycle-by-Cycle Current Limiting with Pulse Matching Figure 22 illustrates the half-bridge converter with low-side current sensing using a sense resistor. Figure 22. Half-Bridge Converter with Low-Side Current Sensing In LM5036 device, current limiting for the half-bridge converter is accomplished with three pins, including CS\_SET, CS\_POS and CS\_ NEG pins, as shown in Figure 23. Figure 23. Block Diagram of the Current Limiting Function CS\_SET pin is used to set the internal current limit threshold with an external resistor $R_{LIM}$ according to Equation 7. $$I_{CS\_SET} = \frac{V_{LIM}}{R_{LIM}}$$ where Submit Documentation Feedback (7) The CS\_POS pin is driven by a signal representative of the current flowing through the low-side FET of the half-bridge converter. The current sense voltage at CS\_POS pin (equal to CS\_NEG pin voltage) is converted to a current sense signal through $R_3$ which is then sensed, scaled and compared against the internal current limit thresholds. In order to blank the leading-edge transient noise seen when the low-side FET is turned on, the current sense signal is blanked for 53 ns (typical) after LSG is turned on. If the magnitude of the noise spike is excessive, an additional filter capacitor $C_F$ should be added to form a RC filter with $R_1$ to reduce the high-frequency noise spike. Both the leading-edge blanking and RC filter help to prevent the false triggering of the CBC current limiting operation. In order to achieve bi-directional current sensing, an internal offset current I<sub>OFFSET</sub>, given by Equation 8, is injected to the CS POS pin. $$I_{OFFSET} = K \times I_{CS\_SET}$$ where K=10. (8) The original internal positive and negative limit thresholds are $I_{CS\_SET}$ and $I_{CS\_SET}$ , respectively. Due to the added offset, the internal current limit thresholds are both shifted up by $I_{CS\_SET}$ , as given by Equation 9 and Equation 10 $$I_{POS\_LIM} = 2 \times I_{CS\_SET}$$ (9) $$I_{\text{NEG\_LIM}} = \frac{1}{2} \times I_{\text{CS\_SET}} \tag{10}$$ When the current sense signal I<sub>SENSE</sub> reaches the positive threshold I<sub>POS\_LIM</sub>, the CBC current limiting operation is activated. The controller essentially behaves as peak current mode control with the voltage loop open during the CBC operation. A common issue with peak current mode control is the sub-harmonic oscillation exhibited when the duty cycle is greater than 0.25 for the half-bridge topology (0.5 for buck converter). A common solution to the sub-harmonic oscillation is to add a slope compensation. The rule of thumb is that the slope of the compensation ramp must be set to at least one half the downslope of the output inductor current transformed to the primary side across the current sense resister. If it is desired to eliminate the sub-harmonic oscillation after one switching cycle, the slope compensation must be set to one times the downslope of the output inductor current. This is known as deadbeat control. In LM5036 device, the slope compensation signal is a saw-tooth current signal $I_{SLOPE}$ ramping up from 0 to 50 $\mu$ A (typical) at the oscillator frequency (twice the switching frequency). However, another issue will arise after the slope compensation is added. The current limit level varies with the input voltage, as illustrated in Figure 24. Because the slop compensation magnitude is different at different input voltages, the actual current limit level varies with the input voltage for a given internal current limit threshold. Figure 24. Current Sense and Current Limit Waveform A new technique, input voltage compensation, is developed in LM5036 device. By adding an extra signal, which is a function of the input voltage, on top of the current sense signal and the slope compensation signal, the variation of the current limit level can be minimized over the entire input voltage range. The compensated current sense signal can now be derived as: $$I_{\text{SENSE}} = \frac{1}{K} \times \left(\frac{V_{\text{CS}}}{R_3} + \frac{V_{\text{IN}} - V_{\text{CS}}}{R_2} + I_{\text{SLOPE}}\right) + I_{\text{CS\_SET}}$$ (11) $$R_3 \cong \frac{R_1 \times R_2}{R_1 + R_2} \tag{12}$$ In addition, LM5036 device makes it possible to maintain the flux balance of the main transformer during CBC operation. The duty cycles of the two primary FETs are always matched. If the low-side FET is terminated due to a current limit event, a matched duty cycle will be applied to the high-side FET during the next half switching period, regardless of the current condition. This matched duty cycles ensure the voltage-second balance of the transformer which prevents transformer saturation. The pulse matching operation is illustrated in Figure 25. When the current limit is reached during the low-side phase, a FLAG signal goes high. The RAMP signal is sampled at the rising edge of the FLAG signal and then held through the next half switching period for the high-side phase. When the high-side phase RAMP signal rises above the sampled value, the high-side PWM pulse is turned off so that the duty cycle are matched for both phases. In the meantime, the hiccup restart capacitor is charged with a 15-µA current source during CBC operation. Figure 25. Pulse Matching Operation 24 #### 7.3.12 Reverse Current Protection In addition to the CBC current limit, a negative current limit, which is set to be half of the positive current limit as shown in Figure 26, is used to prevent excessive reverse current which could cause significant output voltage dip and potentially damage the power converter. When the negative current limit is exceeded twice, the SSSR capacitor will be clamped to ground so the controller enters the SR SYNC mode where the SR pulses are synchronized to the respective primary FET pulses. Therefore, the SR freewheeling pulses are turned off. The negative current limit event counter will be reset if the number of negative current limit events detected within four switching periods is less than two. Figure 26. Reverse Current Protection Circuit #### 7.3.13 Hiccup Mode Protection A block diagram of the hiccup mode function is shown in Figure 27. Both the repetitive CBC and negative current limit events will trigger hiccup mode operation in LM5036 device. Figure 27. Hiccup Mode Circuitry The device charges the hiccup restart capacitor with a 15- $\mu$ A current source during CBC operation. The hiccup mode is activated when V<sub>RES</sub> exceeds 1 V. During the hiccup mode operation, the SS and SSSR capacitors are fully discharged and the half-bridge converter remains off for a period of time (t<sub>HIC</sub>) before a new soft-start sequence is initiated. (13) Figure 28. Hiccup Mode Activated By Continuous CBC Operation Use Equation 13 to calculate the duration of CBC operation before entering the hiccup mode. $$t_{CBC} = \frac{C_{RES} \times 1 \text{ V}}{15 \text{ } \mu\text{A}}$$ where After the RES pin reaches 1.0 V, the 15- $\mu$ A current source is turned off and a 30- $\mu$ A current source is turned on which charges the RES capacitor to 4 V. Then a current source of 5 $\mu$ A is enabled which discharges the RES capacitor to 2 V. Use Equation 14 to calculate the hiccup mode off-time. $$t_{HIC} = \frac{C_{RES} \times 2 \text{ V} \times 8}{5 \text{ } \mu\text{A}} + \frac{C_{RES} \times (2 \text{ V} \times 8 + 1 \text{ V})}{30 \text{ } \mu\text{A}}$$ (14) In addition to the repetitive CBC current limit condition, the device also enters hiccup mode if the SSSR capacitor is clamped for eight times due to repetitive negative current limit condition. The operating pattern of the hiccup mode activated by the negative current limit is similar to that activated by CBC current limit. The only difference is that at the beginning of the hiccup mode operation the RES capacitor is charged with a 30-µA current source when activated by negative current limit as illustrated in Figure 29 whereas the RES capacitor is charged with a 15-µA current source when activated by CBC current limit condition. (1) SSSR capacitor clamp event counter Figure 29. Hiccup Mode Activated By Repetitive Negative OCP Condition Once the hiccup off-timer expires, the SSSR capacitor clamp event counter will be reset. If SSSR capacitor gets clamped for less than eight times before the SSSR capacitor voltage is fully ramped up to its maximum value, the SSSR capacitor clamp event counter will also be reset. This is because the fact that SSSR capacitor voltage is able to fully ramp up to its maximum value indicates that repetitive negative current limit condition no longer exists. #### 7.3.14 Hiccup Mode Blanking In some application scenarios such as high output capacitance and/or heavy load, there can be excessive inrush current during the start-up process. This would trigger CBC current limit which in turn activates the hiccup mode operation, thereby causing the converter to keep attempting to restart. In LM5036 device, a hiccup mode blanking circuitry is implemented to disable the hiccup mode operation during the start-up. The hiccup capacitor is clamped to ground until the SSSR capacitor voltage rises above the hiccup blank threshold. #### 7.3.15 Constant On-Time Control Figure 30 shows a block diagram of the constant on-time (COT) controlled fly-buck converter. The LM5036 device integrates an N-channel high-side MOSFET and associated high-voltage gate driver. The gate driver circuit works in conjunction with an external bootstrap capacitor and an internal high voltage diode. A 0.01-µF ceramic capacitor connected between the BST\_AUX pin and SW\_AUX pin provides the voltage to the driver during the on-time. During each off-time, the SW\_AUX pin is at approximately 0 V, and the bootstrap capacitor charges from VCC through the internal diode. The minimum off-timer ensures a minimum time in each cycle to recharge the bootstrap capacitor. The LM5036 device also provides an internal N-channel SR MOSFET and associated driver. This MOSFET provides a path for the inductor current to flow when the high-side MOSFET is turned off. The integrated auxiliary supply employs constant on-time (COT) hysteretic control which provides excellent transient response and ease of use. The control principle is based on a comparator and a one-shot on-timer, with the output voltage feedback (FB\_AUX) compared to an internal reference. If the feedback voltage is below the reference the internal buck switch is switched on for the one-shot timer period, which is a function of the input voltage and the on-time resistor (R<sub>ON</sub>). Following the on-time the switch remains off until the FB\_AUX voltage falls below the reference, and the forced minimum off-time has expired. When the feedback voltage falls below the reference and the minimum off-time one-shot period expires, the high-side buck switch is then turned on for another on-time one-shot period. This will continue until regulation is achieved. Figure 30. COT Controlled Fly-Buck Auxiliary Supply Circuitry In a fly-buck converter, the low-side SR MOSFET is on when the high-side switch is off. The inductor current ramps up when the high-side switch is on and ramps down when the low-side switch is on. The switching frequency remains relatively constant with load and line variations. Use Equation 15 to calculate the switching frequency of the auxiliary supply. $$f_{SW\_AUX} = \frac{V_{AUX1}}{9 \times 10^{-11} \times R_{ON}}$$ where Two external resistor values set the value of $V_{AUX1}$ . This regulation of the output voltage depends on ripple voltage at the feedback input, requiring a minimum amount of ESR for the output capacitor ( $C_{AUX1}$ ). A minimum of 25 mV of ripple voltage at the feedback pin is required for stable operation of the auxiliary supply. The *Ripple Configuration Types* section describes three types of auxiliary ripple circuit configurations. #### 7.3.16 On-Time Generator The on-time for the auxiliary supply is determined by the resistor $R_{ON}$ , and is inversely proportional to the input voltage, resulting in a nearly constant switching frequency as the input voltage is varied over its entire range. Figure 31 shows the block diagram for the on-time generator. Figure 31. On-Time Generator Figure 32. Constant On-Time Control Waveform A current source, which is a function of the input voltage and the $R_{ON}$ resistor value, charges a capacitor. The capacitor voltage ramps up linearly and gets reset when it reaches the threshold. Use Equation 16 to calculate the on time $t_{ON}$ of the high-side switch. $$t_{ON} = \frac{9 \times 10^{-11} \times R_{ON}}{V_{IN}}$$ (16) The R<sub>ON</sub> should be selected for a minimum on-time (at maximum VIN) greater than 100 ns for proper operation. This requirement limits the maximum switching frequency according to Equation 15 and Equation 16. # 7.3.17 Auxiliary Supply Current Limiting The LM5036 device contains an intelligent current limit off-timer for the auxiliary supply. If the current in the high-side switch exceeds 200 mA typical, both the high-side MOSFET and the low-side SR are immediately turned off, and a non-resetable off-timer is initiated. The length of the off-time is a function of the FB\_AUX voltage and the input voltage VIN. As an example, when $V_{FB\_AUX} = 0$ V and $V_{IN} = 48$ V, a maximum off-time is set to 16 $\mu$ s. This condition occurs when the output is shorted, and during the initial phase of start-up. This amount of time ensures safe short circuit operation up to the maximum input voltage of 100 V. In cases of overload where the FB\_AUX voltage is above zero volts (not a short circuit) the current limit off-time is reduced. Reducing the off-time during less severe overloads reduces the amount of foldback, recovery time, and start-up time. The current limit off-time is calculated from Equation 17. $$t_{OFF(ILIM)} = \frac{(0.07 \times V_{IN})}{V_{FB\_AUX} + 0.2 \text{ V}} \,\mu\text{s}$$ (17) 3 Submit Documentation Feedback Because the current limit protection feature of the auxiliary supply is peak limited, the maximum average output is less than the peak. To prevent excessive reverse current during the off-time of the current limit, the auxiliary supply will operate at the asynchronous (ASYNC) mode where the low-side SR is turned off during the current limit operation. Note that the minimum on-time of the high-side FET at the maximum VIN must be greater than the leading-edge blanking period for the current sense (95 ns typical). Otherwise, the current limit condition would not be detected. Due to the leading-edge blanking and propagation delay, the typical current limit response time for the auxiliary supply is 150 ns. Therefore, it is critical to ensure that the auxiliary transformer does not get saturated during this period, particularly under high-input voltage surge test where the rising slew-rate of the auxiliary transformer current is extremely fast. This can be accomplished by using an auxiliary transformer with adequate saturation current and inductance rating. # 7.3.18 Ripple Configuration Types With COT control, the on-time of the high-side FET is terminated by an on-timer, and the off-time is terminated when the feedback voltage ( $V_{FB\_AUX}$ ) falls below the reference voltage ( $V_{REF\_AUX}$ ). To maintain stable operation, the feedback voltage must decrease monotonically, in phase with the inductor current during the off-time. This change in feedback voltage during off-time must be large enough to suppress any noise component present at the feedback node. The output voltage ripple has two components: - Capacitive ripple caused by the inductor current ripple charging/discharging the output capacitor. - Resistive ripple caused by the inductor current ripple flowing through the ESR of the output capacitor. The capacitive ripple is not in phase with the inductor current. As a result, the capacitive ripple does not decrease monotonically during the off-time. The resistive ripple is in phase with the inductor current and decreases monotonically during the off-time. The resistive ripple must exceed the capacitive ripple at the output node for stable operation. If this condition is not satisfied unstable switching behavior is observed in COT converters, with multiple on-time bursts in close succession followed by a long off-time. Figure 33 through Figure 35 show three different methods for generating appropriate voltage ripple at the feedback node (SW\_AUX). # 7.3.18.1 Type 1 Figure 33 shows the lowest cost configuration. In cases where the capacitor ESR is too small, an additional series resistor $R_{\rm C}$ can be added to increase the ripple magnitude. For applications where lower output ripple voltage is required, the output can be taken directly from a low ESR output capacitor. However, $R_{\rm C}$ slightly degrades the load regulation. #### 7.3.18.2 Type 2 Figure 34 shows the reduced ripple configuration. The output voltage ripple is ac coupled to the feedback node through $C_{ac}$ . Therefore, the value of $R_C$ is reduced. #### 7.3.18.3 Type 3 Figure 35 shows the ripple method that uses $R_r$ and $C_r$ and the switch node voltage to generate a triangular ramp. This triangular ramp is ac coupled using $C_{ac}$ to the feedback node. Because this circuit does not use the output voltage ripple, it is ideally suited for applications where low output voltage ripple is required. See AN-1481 Controlling Output Ripple and Achieving ESR Independence in Constant On-Time (COT) Regulator Designs for more details for each ripple generation method. Product Folder Links: LM5036 Configuration Ripple Configuration 100 nF Figure 35. Type 3: Minimum **Ripple Configuration** $$R_{C} \ge \frac{25 \text{ mV}}{\Delta I_{L(AUX)\_min}} \times \frac{V_{AUX1}}{V_{REF\_AUX}} \times \frac{C_{ac}}{V_{REF\_AUX}} \times \frac{\frac{5}{f_{SW\_AUX} \times (R_{FB2} \mid\mid R_{FB1})}}{(18)} \times \frac{C_{r} = 1000 \text{ pF}}{C_{ac} = 100 \text{ nF}} \times \frac{(21)}{\Delta I_{L(AUX)\_min}} \times \frac{C_{ac}}{\Delta I_{L(AUX)\_min}} \times \frac{V_{AUX1}}{V_{REF\_AUX}} \times \frac{(18)}{V_{REF\_AUX}} \times \frac{(21)}{\Delta I_{L(AUX)\_min}} \frac{(21)}{\Delta$$ $$R_r \times C_r \le \frac{(V_{IN(min)} - V_{AUX1}) \times t_{ON(min)}}{25 \text{ mV}}$$ (23) # 7.3.19 Over-Temperature Protection (OTP) Two-level internal thermal shutdown circuitry is implemented in LM5036 device to protect the integrated circuit in the event the maximum rated junction temperature is exceeded. When the internal temperature is above the lower-level threshold of 150°C, the half-bridge converter is turned off and thereby the SS and SSSR capacitors are fully discharged. Typically, the internal temperature should drop after the main half-bridge converter is turned off. However, if the temperature continues to rise above the higher-level threshold of 160°C, the auxiliary supply will be disabled in order to prevent the device from catastrophic failures due to accidental device overheating. Note that the internal VCC and REF bias regulators still remain active during thermal shutdown to provide the bias power for the external house-keeping circuitry. #### 7.3.20 ON OFF Pin The ON OFF pin can be configured as a latch pin or OVP pin. In the latch configuration, the half-bridge converter remains off even after the faults are cleared. A new soft-start sequence will not be initiated until the latch is reset. One latch configuration is illustrated in Figure 36 where a large latch resistor R<sub>1</sub> (for example, 50 $k\Omega$ ) and a diode are tied to the ON OFF pin. Figure 36. ON/OFF Pin Latch Function When any of the faults is detected including OVP, hiccup mode OCP and 150 °C OTP, the 50-μA ON\_OFF pin current source is activated, which raise the ON\_OFF pin voltage quickly. As a result, the latch diode is reverse biased. The current source remains active even if the fault is cleared because the ON\_OFF pin voltage is latched above 1.25 V. To reset the latch operation, simply pulling down the UVLO pin voltage below 1.25 V which disables the current source and thus the ON\_OFF pin voltage falls quickly. A new soft-start sequence will be initiated as soon as the latch is reset and the faults are cleared. Use Equation 24 to design the external voltage divider in latch mode. $$V_{IN\_L} = \left(\frac{1.25 \text{ V} + V_F}{R_2} + \frac{1.25 \text{ V}}{R_L}\right) \times R_1 + 1.25 \text{ V} + V_F$$ where - where V<sub>F</sub> is the forward voltage drop of the latch diode - V<sub>IN L</sub> is the desired input voltage latch threshold, and R<sub>L</sub> is the latch resistor. Note that the current source does not provide any hysteresis when ON\_OFF pin is configured in latch mode. The ON\_OFF pin can also be configured as an OVP pin as shown in Figure 37. In this configuration, the external voltage divider should be designed such that the ON\_OFF pin voltage is greater than 1.25 V when over-voltage condition occurs. Figure 37. ON/OFF Pin Configured as OVP Pin Submit Documentation Feedback (24) The OVP hysteresis is accomplished with the 50-µA current source. When the ON\_OFF pin voltage exceeds 1.25 V, the 50-µA current source is activated which quickly raise the voltage at the pin. The half-bridge converter is turned off and the SS and SSSR capacitors are fully discharged. When the ON\_OFF pin voltage falls below 1.25 V, the current source is deactivated causing the voltage at the pin to quickly fall followed by a new soft-start sequence. In addition to the OVP fault, hiccup mode and internal 150 °C thermal shutdown faults will also cause the half-bridge converter to turn off. Once the faults are cleared, a new soft-start sequence automatically begins. Because the hiccup mode or 150 °C thermal shutdown fault also activates the current source, it is important to make sure that the ON\_OFF pin voltage doesn't rise above 1.25 V when the input voltage is high, which otherwise would lead to latch operation. Avoid this scenario by selecting a proper voltage divider. Use Equation 25 and Equation 26 to select the voltage divider for the OVP configuration. $$R_1 = \frac{V_{\text{HYS (OVP)}}}{50 \,\mu\text{A}}$$ where $$R_2 = \frac{1.25 \text{ V} \times R_1}{V_{\text{IN(OFF)}} - 1.25 \text{ V}}$$ where #### 7.3.21 Asynchronous Mode Operation of Auxiliary Supply In LM5036 device, there are two conditions where the auxiliary supply will enter asynchronous (ASYNC) mode operation where the low-side SR is turned off and only its body diode is allowed to conduct. The first condition is when the half-bridge converter is turned off (Refer to the *Device Functional Mode* section). This helps to reduce the power consumption of the auxiliary supply at light loads. As described in the *Auxiliary Supply Current Limiting* section, the auxiliary supply will also be forced to operate at ASYNC mode during current limit operation to prevent excessive reverse current. #### 7.4 Device Functional Mode The functional modes of the device are summarized in the following table. Faults include hiccup mode OCP, OVP, and 150°C OTP. **Table 1. Device Functional Modes** | CRITERIA | VCC AND REF<br>REGULATORS | AUXILIARY<br>SUPPLY | HALF-BRIDGE<br>CONVERTER | |-------------------------------------------------------------------|---------------------------|---------------------|--------------------------| | UVLO < 0.35 V | OFF | OFF | OFF | | (0.35 V < UVLO < 1.25 V) & (VIN < 15 V) | ON | OFF | OFF | | (VCC & REF > UV) & (VIN > 15 V) & (UVLO < 1.25 V) | ON | ON at ASYNC<br>Mode | OFF | | (VCC & REF > UV) & (VIN > 15 V) &<br>(UVLO > 1.25 V) & No Faults | ON | ON at SYNC Mode | ON | | (VCC & REF > UV) & (VIN > 15 V) &<br>(UVLO > 1.25 V) & Any Faults | ON | ON at ASYNC<br>Mode | OFF | | (VCC & REF > UV) & (VIN > 15 V) &<br>AUX Current Limit | ON | ON at ASYNC<br>Mode | NA | Submit Documentation Feedback # 8 Application and Implementation #### **NOTE** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 8.1 Application Information The LM5036 device is a highly integrated half-bridge PWM controller that contains all the features necessary for implementing the half-bridge topology power converters using voltage-mode control with input voltage feed-forward. The device targets isolated DC-DC converter applications with input voltage of up to 100 V<sub>DC</sub>. # 8.2 Typical Application The following schematic shows an example of an isolated half-bridge DC-DC converter controlled by LM5036 device. The operating input voltage range is 36 V to 75 V, and the output voltage is 12 V. The maximum load current is 8 A and the output current limit is configured to be 10 A. Product Folder Links: LM5036 Figure 38. Evaluation Board Schematic #### 8.2.1 Design Requirements | PARAMETER | | VALUE | |-----------------------|---------------------------------------------------------------|--------------| | V <sub>IN</sub> | Input voltage | 36 V to 75 V | | Vo | Output voltage | 12 V | | I <sub>O(max)</sub> | Maximum load current | 8 A | | I <sub>LIM</sub> | Output current limit | 10 A | | η | Peak efficiency | 94.41% | | | Efficiency at V <sub>IN</sub> = 48 V and I <sub>O</sub> = 8 A | 93.46% | | V <sub>AUX1_OFF</sub> | Off-state auxiliary output voltage | 12.6 V | | V <sub>AUX1_ON</sub> | On-state auxiliary output voltage | 9 V | | | Load regulation | 0.2% | | | Line regulation | 0.1% | | | Line UVLO rising/falling threshold | 34 V/32 V | | | Line OVP rising/falling threshold | 80 V/78 V | | | Latch threshold | 80 V | | | Maximum load current for auxiliary supply | 100 mA | # 8.2.2 Detailed Design Procedure # 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LM5036 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. # 8.2.2.2 Input Transient Protection The voltage applied to the VIN pin of LM5036 device serves as the input voltage for the internal VCC startup regulator and auxiliary supply. In typical applications, the VIN pin voltage is the same as the input voltage for the main half-bridge converter. The recommended range of the VIN pin voltage is 18 V to 100 V. Figure 39 shows the recommended filter that suppresses the transients that may occur at the input supply. This suppression is particularly important when the input voltage rises to a level near the maximum recommended operating rating (100 V) of the LM5036 device. Figure 39. Input Transient Protection #### 8.2.2.3 Level-Shift Detection Circuit An example implementation of the $V_{AUX2}$ level-shift detection circuit is shown in Figure 40. The zener voltage must be between the off-state and on-state level of $V_{AUX2}$ . When $V_{AUX2}$ is above the zener voltage, both Q1A and Q1B are turned on and therefore the reference output voltage $V_{REF}$ is clamped to ground. Once $V_{AUX2}$ falls below the zener voltage, both Q1A and Q1B are turned off, and the reference is released. Figure 40. Secondary Auxiliary Voltage Level-Shift Detection Circuit # 8.2.2.4 Applications with $V_{IN} > 100 \text{ V}$ For applications where the input voltage exceeds 100 V, all of the 100V-rated internal circuit blocks, including VCC start-up regulator, auxiliary supply and half-bridge gate drivers, need to be bypassed. In this case, VIN pin can be powered from an external start-up regulator, as shown in Figure 41. The VIN and VCC pins should be tied together in this configuration. The voltage at the VCC and VIN pins must be greater than the maximum internal VCC voltage yet not exceed the maximum recommended rating. The external bias supply $V_{AUX1}$ , can be derived from an external auxiliary supply. An external gate driver with higher voltage rating should be used to drive the half bridge. Figure 41. External Start-Up Regulator #### 8.2.2.5 Applications without Pre-Biased Start-Up Requirement For applications where the pre-biased startup is not required, the level-shift detection circuit described in the *Pre-Biased Start-Up Process* section is not necessary. Without the level-shift detection circuit, the reference voltage on the secondary side would be released as soon as the secondary bias is established. The external VCC bias supply can be derived from the integrated auxiliary supply or an auxiliary winding of the main transformer. #### 8.2.2.6 UVLO Voltage Divider Selection As described in the *Undervoltage Lockout (UVLO)* section, two external resistors can be used to program the minimum operating voltage for the power converter, as shown in Figure 42. When the UVLO pin voltage falls below 1.25-V threshold, an internal 20- $\mu$ A current sink is enabled to lower the voltage at the UVLO pin, thus providing the threshold hysteresis. Resistance values for R<sub>1</sub> and R<sub>2</sub> can be determined from Equation 27 and Equation 28. $$R_1 = \frac{V_{HYS (UVLO)}}{20 \,\mu A}$$ Submit Documentation Feedback where $\bullet \quad \ \ V_{HYS(UVLO)} \ is \ the \ UVLO \ hysteresis$ (27) $$R_2 = \frac{1.25 \text{ V} \times R_1}{V_{\text{IN(on)}} - 1.25 \text{ V} - 20 \text{ } \mu\text{A} \times R_1}$$ where V<sub>IN(on)</sub> is the input voltage UVLO rising threshold. (28) Figure 43 illustrates one way to configure a latch reset operation by pulling the UVLO pin voltage below 1.25 V. The diode voltage drop must be between 0.35 V and 1.25 V. The controller can be forced to enter shutdown mode by pulling UVLO pin to GND. Figure 42. UVLO Configuration Figure 43. Latch Reset ## 8.2.2.7 ON\_OFF Pin Voltage Divider Selection As described in the ON\_OFF Pin section, the ON\_OFF pin can be configured as a latch pin or an OVP pin. Figure 36 shows the latch configuration. The ON\_OFF pin is latched when the pin voltage reaches 50 $\mu$ A × R<sub>L</sub> when any of the internal faults is detected. The latch diode is reverse-biased during latch operation. The latch resistor R<sub>L</sub> should be selected such that 50 $\mu$ A × R<sub>L</sub> > 1.25 V. In this design example, R<sub>L</sub> is selected to be 49.9 k $\Omega$ . If the latch threshold is 80 V, R<sub>1</sub> should be 40 k $\Omega$ , and R<sub>2</sub> should be 710 $\Omega$ . If the ON\_OFF pin is configured as an OVP pin, two resistors can be used to program the maximum operating input voltage for the half-bridge converter, as illustrated in Figure 37. When the ON\_OFF pin voltage rises above the 1.25-V threshold, an internal 50- $\mu$ A current source is enabled to raise the ON\_OFF pin voltage, thus providing the threshold hysteresis. Use Equation 25 and Equation 26 to determine resistance values for R<sub>1</sub> and R<sub>2</sub>. If the LM5036 device is to be disabled when V<sub>IN(OFF)</sub> reaches 80 V and enabled when it is decreased to 78 V. R<sub>1</sub> should be 40 k $\Omega$ , and R<sub>2</sub> should be 635 $\Omega$ . In addition, the ON\_OFF pin can also be used for external thermal protection with a thermistor. ## 8.2.2.8 SS Capacitor The soft-start delay $t_{D(SS)}$ , which is the time it takes for the soft-start capacitor to rise from 0 V to 2 V, can be programmed with the SS capacitor value according to Equation 29 $$C_{SS} = \frac{I_{SS} \times t_{D(SS)}}{2 \text{ V}}$$ where • $I_{SS} = 20 \mu A$ (typical) is the current source of the soft-start pin (29) ### 8.2.2.9 SSSR Capacitor The SSSR capacitor value determines the rate at which the pulse width of the SR's of the half-bridge converter increases. To achieve a monotonic start-up for the output voltage, the SSSR capacitor value should satisfy the following two conditions: - SR soft-start sequence should be completed before regulation set-point of the output voltage is reached. - With a lower control loop bandwidth, the primary-side duty cycle tends to increase at a slower rate. Therefore the ramp-up speed of the SSSR capacitor voltage should be reduced accordingly in order to prevent excessive reverse current. Submit Documentation Feedback Copyright © 2018, Texas Instruments Incorporated A general rule of thumb is to maintain the control loop bandwidth of the half-bridge converter above 1 kHz. With a slow control loop bandwidth, the output voltage needs to drop at least 25% from the regulation set-point during the restart time period where the SS pin voltage rises from 0 V to 2 V and then the secondary-side reference $V_{REF}$ rises to 75% of regulation set-point. To satisfy the first condition above, the rise time of the SSSR capacitor voltage should be less than 25% of the rise time of the output voltage, as described in Equation 30. $$C_{SSSR} < \frac{I_{SSSR} \times 25\% \times t_{RAMP}}{5 \text{ V}}$$ where • $I_{SSSR} = 20 \,\mu\text{A}$ (typical) is the current source of the SSSR pin. $t_{RAMP}$ is the ramp-up time of the output voltage. (30) Use the SSSR capacitor value calculated from Equation 30 as a starting point. Fine-tuning may be needed based on the actual control loop design and other specific design requirements such as pre-bias conditions and loading profile. ### 8.2.2.10 Current Limit The Enhanced Cycle-by-Cycle Current Limiting with Pulse Matching section describes the CBC current limiting functionality in details. Figure 44 illustrates the current limiting block diagram of the LM5036 device. There are five resistors associated with the current limiting function of the half-bridge converter, as listed below: - R<sub>CS</sub> - R<sub>3</sub> - R<sub>2</sub> - R<sub>LIM</sub> - R<sub>1</sub> Because R<sub>3</sub> is equal to the equivalent resistance of R<sub>1</sub> and R<sub>2</sub> as given by Equation 12, there are four unknown resistor values to be determined. Figure 44. Current Limiting Block To start with, the value of the current sense resistor $R_{CS}$ is determined based on the maximum power consumption requirement. Typically, the current sense resistor should consume less than 0.5% of the input power of the converter at the worst case scenario. The resistor $R_3$ (or the equivalent resistance of $R_1$ and $R_2$ ) is used to set the slope compensation magnitude. In LM5036 device, the slope of the compensation ramp is given by Equation 31. To eliminate the sub-harmonic oscillation, $m_C$ should be set to at least one-half the down-slope of output inductor current transformed to the primary side across the current sense resistor, as given by Equation 32 and Equation 33. To damp the sub-harmonic oscillation after one cycle, $m_C$ must be set equal to one times the down-slope of the output inductor current. This configuration is known as deadbeat control. In LM5036 device, the slope compensation signal is a saw-tooth current source $I_{SLOPE}$ ramping from 0 $\mu$ A to 50 $\mu$ A at the oscillator frequency (twice the switching frequency). Use Equation 31, Equation 32, and Equation 33 to calculate the value of resistor $R_3$ . Submit Documentation Feedback $$m_C = I_{SLOPE\ PK} \times f_{OSC} \times R_3$$ where Where m<sub>C</sub> is the slope of the compensation ramp • $$I_{SLOPE\_PK}$$ is the peak value of the saw-tooth current signal for slope compensation $$m_L = \frac{V_0}{L} \times \frac{N_S}{N_P} \times R_{CS}$$ (31) where - m<sub>I</sub> is the down-slope of the output inductor current transformed to the primary side - N<sub>P</sub> is the number of turns for the primary winding of the main transformer - N<sub>S</sub> is the number of turns for the secondary winding of the main transformer - V<sub>O</sub> is the output voltage of the half-bridge converter - L is the output inductor value of the half-bridge converter $$m_{C} > \frac{1}{2} \times m_{L} \tag{33}$$ $R_{LIM}$ and $R_2$ can be determined from Equation 11. Since there are two unknown variables here, two operating points should be used for calculation. In this design example, the minimum and maximum input voltage operating points are selected to determine $R_{LIM}$ and $R_2$ . The goal is to achieve the same output current (or average output inductor current) limit level at the two input voltages selected. Therefore, the peak current limit tripping points on the primary side are different at the two input voltages due to the difference in the inductor current ripples. Once $R_2$ and $R_3$ are determined, $R_1$ can be determined from Equation 12. Refer to the LM5036 design calculator for detailed CBC resistor network optimization process. If the magnitude of the leading-edge noise spike is excessive, an additional filter capacitor $C_F$ should be added to form a RC filter with $R_1$ to reduce the high-frequency noise spike. 1 MHz of cut-off frequency for the RC filter would be a good starting point but fine tuning may be done experimentally. Both the leading-edge blanking and the RC filter help to prevent the false triggering of the CBC current limiting operation. ### 8.2.2.11 Auxiliary Transformer A coupled inductor or a flyback-type transformer is required for this fly-buck topology auxiliary supply. Energy is transferred from primary to secondary when the low-side SR MOSFET is conducting. The transformer turns ratio is selected based on the ratio of the primary output voltage to the secondary output voltage. In this design example, the two outputs are set to be equal and a 1:1 turns ratio transformer is selected, i.e., $N_2/N_1 = 1$ . If the secondary output voltage is significantly higher or lower than the primary output voltage, a turns ratio less than or greater than 1 is recommended. The primary output voltage is normally selected based on the input voltage range such that the duty cycle of the converter does not exceed 50% at the minimum input voltage. This condition is satisfied if $V_{AUX1} < V_{IN(min)} / 2$ . Use Equation 34 to calculate the maximum peak-to-peak inductor current ripple $\Delta I_{L(AUX)}$ that can be tolerated without exceeding the peak current limit threshold (150 mA minimum) of the high-side switch, $$\Delta I_{L(AUX)} = \left(0.15 - I_{AUX1} - I_{AUX2} \times \frac{N_2}{N_1}\right) \times 2$$ where I<sub>AUX1</sub> is the primary output current, and I<sub>AUX2</sub> is the secondary output current of the auxiliary supply, respectively. In this design example, the maximum total output current $I_{AUX(max)}$ of the auxiliary supply referred to the primary side is 100 mA, as given by Equation 35. $$I_{AUX (max)} = I_{AUX1} + I_{AUX2} \times \frac{N_2}{N_1} = 0.1 \text{ A}$$ (35) Therefore, $\Delta I_{L(AUX)} = 0.1$ A. Use Equation 36 to calculate the minimum inductor value for the auxiliary supply. $$L_{AUX} = \frac{V_{IN(max)} - V_{AUX1}}{\Delta I_{L(AUX)} \times f_{SW\_AUX}} \times \frac{V_{AUX1}}{V_{IN(max)}} = 132 \,\mu\text{H}$$ (36) Select a higher value of 150 $\mu H$ to ensure the high-side switch current doesn't exceed the minimum peak current limit threshold. # 8.2.2.12 Auxiliary Feedback Resistors The two feedback resistors are selected to set the primary output voltage $V_{AUX1}$ of the auxiliary supply. The internal reference for the off-state and on-state auxiliary output voltage levels are 1.4 V and 1 V, respectively. The feedback resistors are calculated such that both of the off-state and on-state auxiliary output voltage fall into the recommended operating range (8.5 V to 14 V). In this design example, the off-state and on-state auxiliary output voltages are set to 12.6 V and 9 V, respectively. $R_{FB1}$ is selected to be 1 k $\Omega$ and $R_{FB2}$ is calculated to be 8 k $\Omega$ according to Equation 37. Note that it is the valley of the output voltage that is regulated at the reference value. Therefore the average output voltage is greater than the reference value due to the ripple injected to the feedback node. $R_{FB2}$ is selected to be 7.5 k $\Omega$ in this design example. $$V_{AUX1} = V_{REF\_AUX} \times \left(1 + \frac{R_{FB2}}{R_{FB1}}\right) \tag{37}$$ ### 8.2.2.13 R<sub>ON</sub> Resistor Use Equation 15 to calculate the value of $R_{ON}$ required to achieve the desired switching frequency for the auxiliary supply. For this design example where the on-state $V_{AUX1}$ is 9 V and $f_{SW\_AUX}$ is 600 kHz, the calculated value of $R_{ON}$ is 167 k $\Omega$ . A standard value of 165 k $\Omega$ is selected for $R_{ON}$ . ### 8.2.2.14 VIN Pin Capacitor Place the required bypass capacitor close to the VIN pin of the LM5036 device. Ensure that the capacitance is large enough to limit the ripple of the VIN pin voltage to a desired level. Use Equation 38 to calculate the value of $C_{IN}$ required to meet the ripple voltage $\Delta V_{IN}$ requirement. $$C_{IN} \ge \frac{I_{AUX (max)}}{4 \times f_{SW\_AUX} \times \Delta V_{IN}}$$ (38) Choosing a value of 0.5 V for $\Delta V_{IN}$ yields a minimum $C_{IN}$ value of 0.067 $\mu F$ . Select the standard value of 0.1 $\mu F$ for this design. Ensure that the voltage rating of the input capacitor is greater than the maximum input voltage under all conditions. ## 8.2.2.15 Auxiliary Primary Output Capacitor Use Equation 39 to calculate output ripple voltage for a conventional buck converter. $$\Delta V_{AUX1} = \frac{\Delta I_{L(AUX)}}{8 \times f_{SW\_AUX} \times C_{AUX1}}$$ (39) To limit the primary output ripple voltage $\Delta V_{AUX1}$ to approximately 50 mV, an output capacitor $C_{AUX1}$ of 0.33 $\mu F$ is required. Figure 45. Auxiliary Transformer Current Waveform for CAUX1 Ripple Calculation Figure 45 shows the primary and secondary winding current waveform $I_{L\_PRI}$ and $I_{L\_SEC}$ . The reflected secondary winding current adds to the primary winding current during the off-time of the high-side switch. Because of this increased current, the output voltage ripple is not the same as in conventional buck converter. The output capacitor value calculated in Equation 39 should be used as a starting point. Optimization of output capacitance over the entire line and load range must be done experimentally. If the majority of the load current is drawn from the secondary isolated output, a better approximation of the primary auxiliary output voltage ripple is given by Equation 40. $$\Delta V_{AUX1} = \frac{\left(I_{AUX2} \times \frac{N_2}{N_1}\right) \times t_{ON \,(max)}}{C_{AUX1}}$$ (40) A standard 1-µF, 25-V capacitor is selected for this design. ### 8.2.2.16 Auxiliary Secondary Output Capacitor A simplified waveform for the secondary winding current I<sub>I SFC</sub> is shown in Figure 46. Figure 46. Auxiliary Transformer Secondary Winding Current Waveforms for CAUX2 Ripple Calculation The secondary output current $I_{AUX2}$ is sourced by $C_{AUX2}$ during on-time of the high-side switch, $T_{ON}$ . Ignoring the current transition times in the secondary winding, the secondary output capacitor ripple voltage can be calculated using Equation 41. $$\Delta V_{AUX2} = \frac{I_{AUX2} \times t_{ON (max)}}{C_{AUX2}}$$ (41) 2 Submit Documentation Feedback For a 1:1 auxiliary transformer turns ratio, the primary and secondary voltage ripple equations are identical. Therefore, $C_{AUX2}$ is chosen to be equal to $C_{AUX1}$ (1 $\mu F$ ) to achieve comparable ripple voltages on the primary and secondary outputs. # 8.2.2.17 Auxiliary Feedback Ripple Circuit Type I and Type II ripple circuits use series resistance and the triangular inductor ripple current to generate ripple at $V_{AUX1}$ and the FB\_AUX pin. The primary ripple current of a fly-buck is the combination of primary and reflected secondary currents as illustrated in Figure 45. In the fly-buck topology, Type I and Type II ripple circuits suffer from large jitter as the reflected load current affects the feedback ripple. Selecting the Type III ripple components using the Equation 23 from Type 3 will guarantee that the FB\_AUX pin ripple is greater than the capacitive ripple from the primary output capacitor $C_{AUX1}$ . With $C_r$ = 1000 pF and $C_{ac}$ = 100 nF, the calculated value of $R_r$ is 206 k $\Omega$ . This value provides the minimum ripple for stable operation. Select a smaller resistance to allow for variations in $t_{ON}$ , primary output capacitor and other components. ### 8.2.2.18 Auxiliary Secondary Diode Use Equation 42 to calculate the reverse voltage across secondary rectifier of the auxiliary supply when the highside switch is on. $$V_{D} = \frac{N_2}{N_1} \times V_{IN(max)} \tag{42}$$ For a maximum input voltage of 75 V and the 1:1 turns ratio of this design, select a schottky diode with a rating of 75-V or higher. ### 8.2.2.19 VCC Diode A diode must be connected between the primary output $V_{AUX1}$ and the VCC pin. When $V_{AUX1}$ is more than one diode voltage drop greater than the internal $V_{CC}$ voltage, the $V_{CC}$ bias current is supplied from $V_{AUX1}$ . This results in reduced power losses in the internal $V_{CC}$ regulator, especially at high input voltage. ### 8.2.2.20 Opto-Coupler Interface Figure 47 illustrates the opto-coupler interface for the main feedback control loop. The primary side of the opto-coupler is biased with REF voltage from LM5036 device. $R_{OPTO}$ should be selected such that with the minimum error amplifier output, the comp current flowing into the COMP pin of the device is greater than 800 $\mu$ A which corresponds to zero duty cycle, as given by Equation 43. Figure 47. Opto-Coupler Interface $$I_{COMP} = \frac{V_b - V_f - V_e}{R_{opto} \times CTR}$$ where - where V<sub>b</sub> is the bias supply for the error amplifier and opto-coupler on the secondary side - V<sub>f</sub> is the diode forward voltage drop of the opto-coupler - V<sub>e</sub> is the error amplifier output Submit Documentation Feedback - CTR is the current transfer ratio of the opto-coupler - I<sub>COMP</sub> is the comp current flowing into the COMP pin - REF is the 5-V reference of LM5036 device (43) ## 8.2.2.21 Full-Bridge Converter Applications While LM5036 device is optimized for half-bridge applications, it can also be used for full-bridge applications. External gate drivers are needed to support an additional pair of FETs in full-bridge configuration. In addition, a DC-blocking capacitor is required to ensure voltage-second balance of the main transformer with the voltage-mode control of LM5036 device. Only one phase current information is needed for current protection in the full-bridge applications. ## 8.2.3 Application Curves Submit Documentation Feedback Copyright © 2018, Texas Instruments Incorporated # 9 Power Supply Recommendations The power converter controlled by LM5036 device can have considerable current level. Care should be taken that components with the correct current rating are chosen. This includes magnetic components, power MOSFETS and diodes, connectors and wire sizes. Input and output capacitors should have the correct ripple current rating. The recommended maximum input voltage for the VIN pin of LM5036 device is 100 V. The recommended voltage for the VCC pin is between 8.5 V and 14 V. Both VCC pin and REF pin must be locally decoupled with a ceramic capacitor. The recommended range of values is 0.47 $\mu$ F to 10 $\mu$ F for VCC pin, and 0.1 $\mu$ F to 10 $\mu$ F for REF pin. To reduce the power consumption of the internal VCC regulator, an external bias supply can be connected to VCC pin through a diode. # 10 Layout ## 10.1 Layout Guidelines - The two ground planes (AGND and PGND) of LM5036 device should be tied together with a short and direct connection to avoid jitter due to relative ground bounce. The connection point could be at the negative terminal of the input power supply. - The VIN, VCC, REF pin capacitors, and CS\_NEG resistor should be tied to PGND plane. UVLO, ON\_OFF, RT, RON, RD1 and RD2 resistors, RAMP, RES, SS and SSSR capacitors, and the thermal pad should all be tied to AGND plane. - SW and SW\_AUX are switching nodes which switch rapidly between VIN and GND every cycle which are sources of high dv/dt noise. Therefore, large SW/SW\_AUX node area should be avoided. - The differential current sense signals at CS\_POS and CS\_NEG pins should be routed in parallel and close to each other to minimize the common-mode noise. - The area of the loop formed by the main feedback control signal traces (COMP and REF) should be minimized in order to reduce the noise pick up. This can be accomplished by placing the COMP and REF signal traces on top of each other in adjacent PCB layers. In addition, the main feedback control signal traces should be routed away from the SW\_AUX switching node to avoid high dv/dt noise coupling. - The gate drive outputs (LSG and HSG) should have short and direct paths to the power MOSFETs to minimize parasitic inductance in the gate driving loop. - The VCC and REF decoupling capacitors should be placed close to their respective pins with short trace inductance. Low ESR and ESL ceramic capacitors are recommended for the boot-strap, VCC and the REF capacitors. - A decoupling capacitor should be placed close to the IC, directly across VIN and PGND pins. The connections to these two pins should be direct to minimize the loop area which carries switching currents. - The boot-strap capacitors required for the high-side gate drivers of the half-bridge converter and auxiliary supply should be located close to the IC and connected directly to the BST/BST\_AUX and SW/SW\_AUX pins. - The area of the switching loop of the power stage consisting of input capacitor, capacitive divider, transformer, and the primary MOSFETs should be minimized. # 10.2 Layout Example Figure 50. LM5036 PCB Layout Example # 11 Device and Documentation Support # 11.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LM5036 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. # 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 11.3 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. ## 11.4 Trademarks E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. ### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # PACKAGE OPTION ADDENDUM 6-Jun-2018 ### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | LM5036RJBR | ACTIVE | WQFN | RJB | 28 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LM5036 | Samples | | LM5036RJBT | ACTIVE | WQFN | RJB | 28 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LM5036 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 6-Jun-2018 PACKAGE MATERIALS INFORMATION www.ti.com 6-Jun-2018 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM5036RJBR | WQFN | RJB | 28 | 3000 | 330.0 | 12.4 | 5.25 | 5.25 | 1.1 | 8.0 | 12.0 | Q2 | | LM5036RJBT | WQFN | RJB | 28 | 250 | 180.0 | 12.4 | 5.25 | 5.25 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 6-Jun-2018 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | |------------|--------------|-----------------|----------|------|-------------|------------|-------------|--| | LM5036RJBR | WQFN | RJB | 28 | 3000 | 370.0 | 355.0 | 55.0 | | | LM5036RJBT | WQFN | RJB | 28 | 250 | 195.0 | 200.0 | 45.0 | | PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.