

SNAS214A -MAY 2004-REVISED SEPTEMBER 2011

# LM4732 Stereo 50W Audio Power Amplifier with Mute

Check for Samples: LM4732

## **FEATURES**

- Low external component count
- · Quiet fade-in/out mute mode
- Wide supply range: 20V 80V

## **APPLICATIONS**

- Audio amplifier for component stereo
- Audio amplifier for compact stereo
- Audio amplifier for self-powered speakers
- · Audio amplifier for high-end and HD TVs

### DESCRIPTION

The LM4732 is a stereo audio amplifier capable of typically delivering 50W per channel of continuous average output power into a  $4\Omega$  or  $8\Omega$  load with less than 10% THD+N from 20Hz - 20kHz.

The LM4732 has short circuit protection and a thermal shut down feature that is activated when the die temperature exceeds 150°C. The LM4732 also has an under voltage lock out feature for click and pop free power on and off.

Each amplifier of the LM4732 has an independent smooth transition fade-in/out mute.

The LM4732 has a wide operating supply range from +/-10V - +/-40V allowing for lower cost unregulated power supplies to be used.

The LM4732 amplifiers can easily be configured for bridge or parallel operation for 100W mono solutions.

## Table 1. Key Specifications

|                                      | VALUE        | UNIT     |
|--------------------------------------|--------------|----------|
| 1kHz into 4 $\Omega$ or 8 $\Omega$   | 50           | W (typ)  |
| ■ THD+N at 2 x 1W into 8Ω, 1kHz      | 0.01% (typ)  |          |
| ■ Mute Attenuation                   | 110          | dB (typ) |
| ■ PSRR                               | 89           | dB (typ) |
| ■ Slew Rate                          | 19V/µs (typ) |          |
| ■ Output Power/Channel at 10% THD+N, |              |          |

lack

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# **Typical Application**



Figure 1. Typical Audio Amplifier Application Circuit

## **Connection Diagram**



Figure 2. Plastic Package (Note 13) (Top View)





Figure 3. TO-220 Top Marking (Top View) U - Wafer Fab Code Z - Assemble Plant Code XY - Date Code TT - Die Run Traceability L4732TA - LM4732TA



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1) (2)

| Supply Voltage  V <sup>+</sup>   +  V <sup>-</sup>       | 80V                                        |
|----------------------------------------------------------|--------------------------------------------|
| Common Mode Input Voltage                                | (V <sup>+</sup> or V <sup>-</sup> ) and    |
|                                                          | V <sup>+</sup>   +  V <sup>-</sup>   ≤ 80V |
| Differential Input Voltage (Note 12)                     | 60V                                        |
| Output Current                                           | Internally Limited                         |
| Power Dissipation (3)                                    | 125W                                       |
| ESD Susceptability (4)                                   | 3.0kV                                      |
| ESD Susceptability (5)                                   | 200V                                       |
| Junction Temperature (T <sub>JMAX</sub> ) <sup>(6)</sup> | 150°C                                      |
| Soldering Information                                    |                                            |
| TA Package (10 seconds)                                  | 260°C                                      |
| Storage Temperature                                      | -40°C to +150°C                            |
| Thermal Resistance                                       |                                            |
| $\theta_{JA}$                                            | 30°C/W                                     |
| $\theta_{	extsf{JC}}$                                    | 0.8°C/W                                    |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given; however, the typical value is a good indication of device performance.
- (2) All voltages are measured with respect to the ground pins, unless otherwise specified.
   (3) The maximum power dissipation must be de-rated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JC</sub>, and the ambient temperature  $T_A$ . The maximum allowable power dissipation is  $P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JC}$  or the number given in the Absolute Maximum Ratings, whichever is lower. For the LM4732,  $T_{JMAX} = 150^{\circ}$ C and the typical  $\theta_{JC}$  is 0.8°C/W. Refer to the Thermal Considerations section for more information.
- Human body model, 100pF discharged through a  $1.5k\Omega$  resistor.
- Machine Model: a 220pF 240pF discharged through all pins.
- The maximum operating junction temperature is 150°C. However, the instantaneous Safe Operating Area temperature is 250°C.

# Operating Ratings (1) (2)

Copyright © 2004-2011, Texas Instruments Incorporated

- All voltages are measured with respect to the ground pins, unless otherwise specified.
- Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given; however, the typical value is a good indication of device performance.

# LM4732



SNAS214A -MAY 2004-REVISED SEPTEMBER 2011

www.ti.com

# Operating Ratings (1) (2) (continued)

| Temperature Range                                  |                                |
|----------------------------------------------------|--------------------------------|
| $T_{MIN} \le T_A \le T_{MAX}$                      | -20°C ≤ T <sub>A</sub> ≤ +85°C |
| Supply Voltage  V <sup>+</sup>   +  V <sup>-</sup> | 20V ≤ V <sub>TOTAL</sub> ≤ 80V |

## Electrical Characteristics (1) (2)

The following specifications apply for  $V^+ = +29V$ ,  $V^- = -29V$ ,  $I_{MUTE} = -1$ mA/Channel and  $R_L = 8\Omega$  unless otherwise specified. Limits apply for  $T_A = 25$ °C.

|                                    | Parameter                            |                                                                                                                                                                     | LM4732       |                     |                    |
|------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------|--------------------|
| Symbol                             |                                      | Conditions                                                                                                                                                          | Typical      | Limit<br>(4)<br>(5) | Units<br>(Limits)  |
| V <sup>+</sup>   +  V <sup>-</sup> | Power Supply Voltage (6)             | V <sub>PIN7</sub> - V⁻ ≥ 9V                                                                                                                                         | 18           | 20<br>80            | V (min)<br>V (max) |
| A <sub>M</sub>                     | Mute Attenuation                     | I <sub>MUTE</sub> = 0mA                                                                                                                                             | 110          |                     | dB                 |
| Po                                 | Output Power (RMS)                   | THD+N =10% (max), f = 1kHz<br>$ V^+  =  V^-  = 22V$ , R <sub>L</sub> = $4\Omega$<br>$ V^+  =  V^-  = 29V$ , R <sub>L</sub> = $8\Omega$<br>THD+N =1% (max), f = 1kHz | 50<br>50     | 45<br>45            | W (min)<br>W (min) |
|                                    |                                      | $ V^{+}  =  V^{-}  = 22V, R_{L} = 4\Omega$<br>$ V^{+}  =  V^{-}  = 29V, R_{L} = 8\Omega$                                                                            | 42<br>42     |                     | W<br>W             |
| THD+N                              | Total Harmonic Distortion +<br>Noise | $P_{O} = 1W, f = 1kHz$<br>$A_{V} = 26dB$<br>$ V^{+}  =  V^{-}  = 22V, R_{L} = 4\Omega$<br>$ V^{+}  =  V^{-}  = 29V, R_{L} = 8\Omega$                                | 0.02<br>0.01 |                     | %<br>%             |
| V                                  | Channel Separation (Note 11)         | P <sub>O</sub> = 10W, f = 1kHz                                                                                                                                      | 70           |                     | dB                 |
| X <sub>talk</sub>                  |                                      | $P_{O} = 10W, f = 10kHz$                                                                                                                                            | 72           |                     | dB                 |
| SR                                 | Slew Rate                            | $V_{IN} = 2.0V_{P-P}$ , $t_{RISE} = 2ns$                                                                                                                            | 19           |                     | V/µs               |
| I <sub>DD</sub>                    | Total Quiescent Power                | $V_{CM} = 0V$ ,                                                                                                                                                     | 105          | 170                 | mA (max)           |
|                                    | Supply Current                       | $V_{O} = 0V, I_{O} = 0A$                                                                                                                                            |              |                     |                    |
| V <sub>OS</sub>                    | Input Offset Voltage                 | $V_{CM} = 0V$ , $I_O = 0mA$                                                                                                                                         | 1            | 10                  | mV (max)           |
| I <sub>B</sub>                     | Input Bias Current                   | $V_{CM} = 0V$ , $I_O = 0mA$                                                                                                                                         | 0.2          |                     | μA                 |
| PSRR                               | Power Supply Rejection Ratio         | $V_{EE}$ = -29V + $V_{RIPPLE}$ = 1 $V_{RMS}$<br>$f_{RIPPLE}$ = 120Hz sine wave, $V_{CC}$ = 29 $V_{DC}$                                                              | 62           |                     | dB                 |
| FORK                               |                                      | $V_{CC}$ = 29V + $V_{RIPPLE}$ = 1 $V_{RMS}$<br>$f_{RIPPLE}$ = 120Hz sine wave, $V_{EE}$ = -29 $V_{DC}$                                                              | 89           |                     | dB                 |
| A <sub>VOL</sub>                   | Open Loop Voltage Gain               | $R_L = 2k\Omega$ , $\Delta V_O = 40V$                                                                                                                               | 115          |                     | dB                 |
| e <sub>IN</sub>                    | Input Noise                          | IHF-A-Weighting Filter,<br>$R_{IN} = 600\Omega$ (Input Referred)                                                                                                    | 2.0          |                     | μV                 |

- All voltages are measured with respect to the ground pins, unless otherwise specified.
- Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given; however, the typical value is a good indication of device performance.
- Typical specifications are measured at 25°C and represent the parametric norm.
- Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
- Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

  V must have at least 9V at its pin with reference to GND in order for the under-voltage protection circuitry to be disabled. In addition, the voltage differential between V<sup>+</sup> and V<sup>-</sup>must be greater than 14V.



# **Bridged Amplifier Application Circuit**



Figure 4. Bridged Amplifier Application Circuit

# **Parallel Amplifier Application Circuit**



Figure 5. Parallel Amplifier Application Circuit



## **Single Supply Application Circuit**



Figure 6. Single Supply Amplifier Application Circuit

## **NOTE**

\*Optional components dependent upon specific design requirements.

# **Auxiliary Amplifier Application Circuit**



Figure 7. Special Audio Amplifier Application Circuit

# **External Components Description**

## see (Figures 1-5)

| Components |   | omponents      | Functional Description                                                                                                                                                                                                                                                                                                           |
|------------|---|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | 1 | R <sub>B</sub> | Prevents current from entering the amplifier's non-inverting input. This current may pass through to the load during system power down, because of the amplifier's low input impedance when the undervoltage circuitry is off. This phenomenon occurs when the V <sup>+</sup> and V <sup>-</sup> supply voltages are below 1.5V. |



SNAS214A -MAY 2004-REVISED SEPTEMBER 2011

| Components |                    | Functional Description                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 2          | R <sub>i</sub>     | Inverting input resistance. Along with R <sub>f</sub> , sets AC gain.                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 3          | R <sub>f</sub>     | Feedback resistance. Along with R <sub>i</sub> , sets AC gain.                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 4          | R <sub>f2</sub>    | Feedback resistance. Works with Cf and Rf creating a lowpass filter that lowers AC gain at high frequencies. The - 3dB point of the pole occurs when: $(R_f - R_i)/2 = R_f // [1/(2\pi f_c C_f) + R_{f2}]$ for the Non-Inverting configuration shown in Figure 7.                                                                                                           |  |  |  |  |
| 5          | C <sub>f</sub> (1) | Compensation capacitor. Works with R <sub>f</sub> and R <sub>f2</sub> to reduce AC gain at higher frequencies.                                                                                                                                                                                                                                                              |  |  |  |  |
| 6          | C <sub>(1)</sub>   | Compensation capacitor. Reduces the gain at higher frequencies to avoid quasi-saturation oscillations of the output transistor. Also suppresses external electromagnetic switching noise created from fluorescent lamps.                                                                                                                                                    |  |  |  |  |
| 7          | C <sub>i</sub> (1) | Feedback capacitor which ensures unity gain at DC. Along with $R_i$ also creates a highpass filter at $f_c = 1/(2\pi R_i C_i)$ .                                                                                                                                                                                                                                            |  |  |  |  |
| 8          | Cs                 | Provides power supply filtering and bypassing. Refer to the Supply Bypassing application section for proper placement and selection of bypass capacitors.                                                                                                                                                                                                                   |  |  |  |  |
| 9          | R <sub>V</sub> (1) | Acts as a volume control by setting the input voltage level.                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 10         | R <sub>IN</sub>    | Sets the amplifier's input terminals DC bias point when $C_{IN}$ is present in the circuit. Also works with $C_{IN}$ to create a highpass filter at $f_C = 1/(2\pi R_{IN}C_{IN})$ . If the value of $R_{IN}$ is too large, oscillations may be observed on the outputs when the inputs are floating. Recommended values are $10k\Omega$ to $47k\Omega$ . Refer to Figure 7. |  |  |  |  |
| 11         | C <sub>IN</sub>    | Input capacitor. Prevents the input signal's DC offsets from being passed onto the amplifier's inputs.                                                                                                                                                                                                                                                                      |  |  |  |  |
| 12         | R <sub>SN</sub>    | Works with C <sub>SN</sub> to stabilize the output stage by creating a pole that reduces high frequency instabilities.                                                                                                                                                                                                                                                      |  |  |  |  |
| 13         | C <sub>SN</sub>    | Works with $R_{SN}$ to stabilize the output stage by creating a pole that reduces high frequency instabilities. The pole is set at $f_C = 1/(2\pi R_{SN}C_{SN})$ . Refer to Figure 7.                                                                                                                                                                                       |  |  |  |  |
| 14         | L (2)              | Provides high impedance at high frequencies so that R may decouple a highly capacitive load and reduce the Q of                                                                                                                                                                                                                                                             |  |  |  |  |
| 15         | R <sup>(2)</sup>   | the series resonant circuit. Also provides a low impedance at low frequencies to short out R and pass audio signals to the load. Refer to Figure 7.                                                                                                                                                                                                                         |  |  |  |  |
| 16         | R <sub>A</sub>     | Provides DC voltage biasing for the transistor Q1 in single supply operation.                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 17         | C <sub>A</sub>     | Provides bias filtering for single supply operation.                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 18         | R <sub>INP</sub>   | Limits the voltage difference between the amplifier's inputs for single supply operation. Refer to the <b>Clicks and Pops</b> application section for a more detailed explanation of the function of R <sub>INP</sub> .                                                                                                                                                     |  |  |  |  |
| 19         | R <sub>BI</sub>    | Provides input bias current for single supply operation. Refer to the <b>Clicks and Pops</b> application section for a more detailed explanation of the function of R <sub>BI</sub> .                                                                                                                                                                                       |  |  |  |  |
| 20         | R <sub>E</sub>     | Establishes a fixed DC current for the transistor Q1 in single supply operation. This resistor stabilizes the half-supply point along with $C_A$ .                                                                                                                                                                                                                          |  |  |  |  |
| 21         | R <sub>M</sub>     | Mute resistance set up to allow 0.5mA to be drawn from each MUTE pin to turn the muting function off. $\rightarrow$ R <sub>M</sub> is calculated using: R <sub>M</sub> $\leq$ ( $ V_{EE}  - 2.6V$ )/I where I $\geq$ 0.5mA. Refer to the Mute Attenuation vs Mute Current curves in the Typical Performance Characteristics section.                                        |  |  |  |  |
| 22         | C <sub>M</sub>     | Mute capacitance set up to create a large time constant for turn-on and turn-off muting.                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 23         | S <sub>1</sub>     | Mute switch. When open or switched to GND, the amplifier will be in mute mode.                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 24         | R <sub>OUT</sub>   | Reduces current flow between outputs that are caused by Gain or DC offset differences between the amplifiers.                                                                                                                                                                                                                                                               |  |  |  |  |

- (1) Optional components dependent upon specific design requirements.
- (2) Optional components dependent upon specific design requirements.

## **Optional External Component Interaction**

The optional external components have specific desired functions. Their values are chosen to reduce the bandwidth and eliminate unwanted high frequency oscillation. They may, however, cause certain undesirable effects when they interact. Interaction may occur when the components produce reactions that are nearly equal to one another. One example is the coupling capacitor,  $C_{\text{C}}$ , and the compensation capacitor,  $C_{\text{f}}$ . These two components are low impedances at certain frequencies. They may couple signals from the input to the output. Please take careful note of basic amplifier component functionality when selecting the value of these components and their placement on a printed circuit board (PCB).

The optional external components shown in Figure 6 and Figure 7, and described above, are applicable in both single and split supply voltage configurations.



## **Typical Performance Characteristics**





10m

OUTPUT POWER / CHANNEL (W)



## **Typical Performance Characteristics (continued)**





OUTPUT POWER / CHANNEL (W)











## **Typical Performance Characteristics (continued)**



MUTE CURRENT / MUTE PIN (mA)

THD+N

Frequency

 $\pm$  22V,  $P_{OUT}$  = 1W & 50W Bridge Mode (Note 16),  $R_{L}$  =  $8\Omega,\,80\text{kHz}$  BW



FREQUENCY (Hz) **THD+N** 

Output Power ± 22V, Bridge Mode (Note 16)





vs Frequency  $\pm$  29V, P<sub>OUT</sub> = 1W & 50W Parallel Mode (Note 17), R<sub>L</sub> = 4 $\Omega$ , 80kHz BW

THD+N



Output Power ± 29V, Parallel Mode (Note 17)

THD+N



## Typical Performance Characteristics (continued)

#### **Output Power vs** Supply Voltage, Bridge Mode (Note 16) f = 1kHz, $R_L = 8\Omega$ , 80kHz BW 200 180 160 OUTPUT POWER (W) 10% THD+N 140 120 100 80 1% THD+N 60 40 20 0 16 18 20 22 24 10

SUPPLY VOLTAGE (+/-V)

### Supply Voltage, Parallel Mode (Note 17) f = 1kHz, $R_L = 4\Omega$ , 80kHz BW 140 120 100 80 1% THD+N 60 40 20 0 10 15 20 30 35

SUPPLY VOLTAGE (+/-V)

**Output Power vs** 

Bridge mode graphs were taken using the demo board and inverting the signal to the channel B input. Parallel mode graphs were taken using the demo board and connecting each output through a  $0.1\Omega/3W$  resistor to the load

## **Application Information**

## **MUTE MODE**

The muting function allows the user to mute the amplifier. This can be accomplished as shown in the Typical Application Circuit. The resistor  $R_M$  is chosen with reference to the negative supply voltage and is used in conjunction with a switch. The switch, when opened or switched to GND, cuts off the current flow from the MUTE pins to  $-V_{EE}$ , thus placing the LM4732 into mute mode. Refer to the Mute Attenuation vs Mute Current curves in the **Typical Performance Characteristics** section for values of attenuation per current out of each MUTE pin. The resistance  $R_M$  is calculated by the following equation:

$$R_{M} \le (|-V_{EE}| - 2.6V) / I_{MUTE}$$
 (1)

Where  $I_{MUTE} \ge 0.5$ mA for each MUTE pin.

The MUTE pins can be tied together so that only one resistor is required for the mute function. The mute resistor value must be chosen so that a minimum of 1mA is pulled through the resistor  $R_M$ . This ensures that each amplifier is fully operational. Taking into account supply line fluctuations, it is a good idea to pull out 1mA per MUTE pin or 2mA total if both pins are tied together.

A turn-on MUTE or soft start circuit may also be used during power up. A simple circuit like the one shown below may be used.



The RC combination of  $C_M$  and  $R_{M1}$  may cause the voltage at point A to change more slowly than the -V<sub>EE</sub> supply voltage. Until the voltage at point A is low enough to have 0.5mA of current per MUTE pin flow through  $R_{M2}$ , the IC will be in mute mode. The series combination of  $R_{M1}$  and  $R_{M2}$  needs to satisfy the mute equation above for all operating voltages or mute mode may be activated during normal operation. For a longer turn-on mute time, a larger time constant,  $\tau = RC = R_{M1}C_M$  (sec), is needed. For the values show above and with the MUTE pins tied together, the LM4732 will enter play mode when the voltage at point A is -17.6V. The voltage at point A is found with Equation (1) below.

$$V_{A}(t) = (V_{f} - V_{O})e^{-t/\tau} \text{ (Volts)}$$

where:



t = time (sec)

 $\tau = RC (sec)$ 

 $V_0$  = Voltage on C at t = 0 (Volts)

 $V_f$  = Final voltage,  $-V_{EE}$  in this circuit (Volts)

#### **UNDER-VOLTAGE PROTECTION**

Upon system power-up, the under-voltage protection circuitry allows the power supplies and their corresponding capacitors to come up close to their full values before turning on the LM4732. Since the supplies have essentially settled to their final value, no DC output spikes occur. At power down, the outputs of the LM4732 are forced to ground before the power supply voltages fully decay preventing transients on the output.

#### **OVER-VOLTAGE PROTECTION**

The LM4732 contains over-voltage protection circuitry that limits the output current while also providing voltage clamping. The clamp does not, however, use internal clamping diodes. The clamping effect is quite the same because the output transistors are designed to work alternately by sinking large current spikes.

### THERMAL PROTECTION

The LM4732 has a sophisticated thermal protection scheme to prevent long-term thermal stress of the device. When the temperature on the die exceeds 150°C, the LM4732 shuts down. It starts operating again when the die temperature drops to about 145°C, but if the temperature again begins to rise, shutdown will occur again above 150°C. Therefore, the device is allowed to heat up to a relatively high temperature if the fault condition is temporary, but a sustained fault will cause the device to cycle in a Schmitt Trigger fashion between the thermal shutdown temperature limits of 150°C and 145°C. This greatly reduces the stress imposed on the IC by thermal cycling, which in turn improves its reliability under sustained fault conditions.

Since the die temperature is directly dependent upon the heat sink used, the heat sink should be chosen so that thermal shutdown is not activated during normal operation. Using the best heat sink possible within the cost and space constraints of the system will improve the long-term reliability of any power semiconductor device, as discussed in the Determining the Correct Heat Sink section.

## **DETERMINING MAXIMUM POWER DISSIPATION**

Power dissipation within the integrated circuit package is a very important parameter requiring a thorough understanding if optimum power output is to be obtained. An incorrect maximum power dissipation calculation may result in inadequate heat sinking causing thermal shutdown and thus limiting the output power.

Equation 3 shows the theoretical maximum power dissipation point of each amplifier in a single-ended configuration where V<sub>CC</sub> is the total supply voltage.

$$P_{DMAX} = (V_{CC})^2 / 2\pi^2 R_L \tag{3}$$

Thus by knowing the total supply voltage and rated output load, the maximum power dissipation point can be calculated. The package dissipation is twice the number which results from Equation 3 since there are two amplifiers in each LM4732. Refer to the graphs of Power Dissipation versus Output Power in the Typical Performance Characteristics section which show the actual full range of power dissipation not just the maximum theoretical point that results from Equation 3.

### DETERMINING THE CORRECT HEAT SINK

The choice of a heat sink for a high-power audio amplifier is made entirely to keep the die temperature at a level such that the thermal protection circuitry is not activated under normal circumstances.

The thermal resistance from the die to the outside air,  $\theta_{JA}$  (junction to ambient), is a combination of three thermal resistances,  $\theta_{JC}$  (junction to case),  $\theta_{CS}$  (case to sink), and  $\theta_{SA}$  (sink to ambient). The thermal resistance,  $\theta_{JC}$ (junction to case), of the LM4732T is 0.8°C/W. Using Thermalloy Thermacote thermal compound, the thermal resistance,  $\theta_{CS}$  (case to sink), is about 0.2°C/W. Since convection heat flow (power dissipation) is analogous to current flow, thermal resistance is analogous to electrical resistance, and temperature drops are analogous to voltage drops, the power dissipation out of the LM4732 is equal to the following:

SNAS214A -MAY 2004-REVISED SEPTEMBER 2011

$$P_{DMAX} = (T_{JMAX} - T_{AMB}) / \theta_{JA}$$
(4)

where  $T_{JMAX}$  = 150°C,  $T_{AMB}$  is the system ambient temperature and  $\theta_{JA}$  =  $\theta_{JC}$  +  $\theta_{CS}$  +  $\theta_{SA}$ .



Once the maximum package power dissipation has been calculated using Equation 3, the maximum thermal resistance,  $\theta_{SA}$ , (heat sink to ambient) in °C/W for a heat sink can be calculated. This calculation is made using Equation 5 which is derived by solving for  $\theta_{SA}$  in Equation 4.

$$\theta_{SA} = \left[ \left( T_{JMAX} - T_{AMB} \right) - P_{DMAX} \left( \theta_{JC} + \theta_{CS} \right) \right] / P_{DMAX}$$
 (5)

Again it must be noted that the value of  $\theta_{SA}$  is dependent upon the system designer's amplifier requirements. If the ambient temperature that the audio amplifier is to be working under is higher than 25°C, then the thermal resistance for the heat sink, given all other things are equal, will need to be smaller.

### **SUPPLY BYPASSING**

The LM4732 has excellent power supply rejection and does not require a regulated supply. However, to improve system performance as well as eliminate possible oscillations, the LM4732 should have its supply leads bypassed with low-inductance capacitors having short leads that are located close to the package terminals. Inadequate power supply bypassing will manifest itself by a low frequency oscillation known as "motorboating" or by high frequency instabilities. These instabilities can be eliminated through multiple bypassing utilizing a large tantalum or electrolytic capacitor (10µF or larger) which is used to absorb low frequency variations and a small ceramic capacitor (0.1µF) to prevent any high frequency feedback through the power supply lines.

If adequate bypassing is not provided, the current in the supply leads which is a rectified component of the load current may be fed back into internal circuitry. This signal causes distortion at high frequencies requiring that the supplies be bypassed at the package terminals with an electrolytic capacitor of 470µF or more.

#### **BRIDGED AMPLIFIER APPLICATION**

The LM4732 has two operational amplifiers internally, allowing for a few different amplifier configurations. One of these configurations is referred to as "bridged mode" and involves driving the load differentially through the LM4732's outputs. This configuration is shown in Figure 4. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of its load is connected to ground.

A bridge amplifier design has a distinct advantage over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Theoretically, four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped.

A direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. For each operational amplifier in a bridge configuration, the internal power dissipation will increase by a factor of two over the single ended dissipation. Thus, for an audio power amplifier such as the LM4732, which has two operational amplifiers in one package, the package dissipation will increase by a factor of four. To calculate the LM4732's maximum power dissipation point for a bridged load, multiply Equation 3 by a factor of four.

This value of  $P_{DMAX}$  can be used to calculate the correct size heat sink for a bridged amplifier application. Since the internal dissipation for a given power supply and load is increased by using bridged-mode, the heatsink's  $\theta_{SA}$  will have to decrease accordingly as shown by Equation 5. Refer to the section, **Determining the Correct Heat Sink,** for a more detailed discussion of proper heat sinking for a given application.

Product Folder Links: LM4732

Copyright © 2004-2011, Texas Instruments Incorporated



### PARALLEL AMPLIFIER APPLICATION

Parallel configuration is normally used when higher output current is needed for driving lower impedance loads (i.e.  $4\Omega$  or lower) to obtain higher output power levels. As shown in Figure 5, the parallel amplifier configuration consist of designing the amplifiers in the IC to have identical gain, connecting the inputs in parallel and then connecting the outputs in parallel through a small external output resistor. Any number of amplifiers can be connected in parallel to obtain the needed output current or to divide the power dissipation across multiple IC packages. Ideally, each amplifier shares the output current equally. Due to slight differences in gain the current sharing will not be equal among all channels. If current is not shared equally among all channels then the power dissipation will also not be equal among all channels. It is recommended that 0.1% tolerance resistors be used to set the gain ( $R_i$  and  $R_i$ ) for a minimal amount of difference in current sharing.

When operating two or more amplifiers in parallel mode the impedance seen by each amplifier is equal to the total load impedance multiplied by the number of amplifiers driving the load in parallel as shown by Equation 6 below:

$$R_{L(parallel)} = R_{L(total)} * Number of amplifiers$$
 (6)

Once the impedance seen by each amplifier in the parallel configuration is known then Equation (2) can be used with this calculated impedance to find the amount of power dissipation for each amplifier. Total power dissipation ( $P_{DMAX}$ ) within an IC package is found by adding up the power dissipation for each amplifier in the IC package. Using the calculated  $P_{DMAX}$  the correct heat sink size can be determined. Refer to the section, **Determining the Correct Heat Sink**, for more information and detailed discussion of proper heat sinking.

### SINGLE-SUPPLY AMPLIFIER APPLICATION

The typical application of the LM4732 is a split supply amplifier. But as shown in Figure 6, the LM4732 can also be used in a single power supply configuration. This involves using some external components to create a half-supply bias which is used as the reference for the inputs and outputs. Thus, the signal will swing around half-supply much like it swings around ground in a split-supply application. Along with proper circuit biasing, a few other considerations must be accounted for to take advantage of all of the LM4732 functions, like the mute function.

### **CLICKS AND POPS**

In the typical application of the LM4732 as a split-supply audio power amplifier, the IC exhibits excellent "click" and "pop" performance when utilizing the mute mode. In addition, the device employs Under-Voltage Protection, which eliminates unwanted power-up and power-down transients. The basis for these functions are a stable and constant half-supply potential. In a split-supply application, ground is the stable half-supply potential. But in a single-supply application, the half-supply needs to charge up at the same rate as the supply rail,  $V_{\rm CC}$ . This makes the task of attaining a clickless and popless turn-on more challenging. Any uneven charging of the amplifier inputs will result in output clicks and pops due to the differential input topology of the LM4732.

To achieve a transient free power-up and power-down, the voltage seen at the input terminals should be ideally the same. Such a signal will be common-mode in nature, and will be rejected by the LM4732. In Figure 6, the resistor  $R_{\text{INP}}$  serves to keep the inputs at the same potential by limiting the voltage difference possible between the two nodes. This should significantly reduce any type of turn-on pop, due to an uneven charging of the amplifier inputs. This charging is based on a specific application loading and thus, the system designer may need to adjust these values for optimal performance.

As shown in Figure 6, the resistors labeled  $R_{BI}$  help bias up the LM4732 off the half-supply node at the emitter of the 2N3904. But due to the input and output coupling capacitors in the circuit, along with the negative feedback, there are two different values of  $R_{BI}$ , namely  $10k\Omega$  and  $200k\Omega$ . These resistors bring up the inputs at the same rate resulting in a popless turn-on. Adjusting these resistors values slightly may reduce pops resulting from power supplies that ramp extremely quick or exhibit overshoot during system turn-on.

#### PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components is required to meet the design targets of an application. The choice of external component values that will affect gain and low frequency response are discussed below.

The gain of each amplifier is set by resistors  $R_f$  and  $R_i$  for the non-inverting configuration shown in Figure 1. The gain is found by Equation 7 below:

$$A_V = 1 + R_f / R_i (V/V) \tag{7}$$

Submit Documentation Feedback

Copyright © 2004–2011, Texas Instruments Incorporated

SNAS214A -MAY 2004-REVISED SEPTEMBER 2011

For best noise performance, lower values of resistors are used. A value of  $1k\Omega$  is commonly used for  $R_i$  and then setting the value of  $R_f$  for the desired gain. For the LM4732 the gain should be set no lower than 10V/V and no higher than 50V/V. Gain settings below 10V/V may experience instability and using the LM4732 for gains higher than 50V/V will see an increase in noise and THD.

The combination of  $R_i$  with  $C_i$  (see Figure 1) creates a high pass filter. The low frequency response is determined by these two components. The -3dB point can be found from Equation 8 shown below:

$$f_i = 1 / (2\pi R_i C_i) \text{ (Hz)}$$

If an input coupling capacitor is used to block DC from the inputs as shown in Figure 7, there will be another high pass filter created with the combination of  $C_{IN}$  and  $R_{IN}$ . When using a input coupling capacitor  $R_{IN}$  is needed to set the DC bias point on the amplifier's input terminal. The resulting -3dB frequency response due to the combination of  $C_{IN}$  and  $R_{IN}$  can be found from Equation 9 shown below:

$$f_{IN} = 1 / (2\pi R_{IN} C_{IN}) (Hz)$$
 (9)

With large values of  $R_{IN}$  oscillations may be observed on the outputs when the inputs are left floating. Decreasing the value of  $R_{IN}$  or not letting the inputs float will remove the oscillations. If the value of  $R_{IN}$  is decreased then the value of  $C_{IN}$  will need to increase in order to maintain the same -3dB frequency response.

#### HIGH PERFORMANCE CONSIDERATIONS

Using low cost electrolytic capacitors in the signal path such as  $C_{\rm IN}$  and  $C_{\rm i}$  (see Figures 1 - 5) will result in very good performance. However, electrolytic capacitors are less linear than other premium capacitors. Higher THD+N performance may be obtained by using high quality polypropylene capacitors in the signal path. A more cost effective solution may be the use of smaller value premium capacitors in parallel with the larger electrolytic capacitors. This will maintain signal quality in the upper audio band where any degradation is most noticeable while also coupling in the signals in the lower audio band for good bass response.

Distortion is introduced as the audio signal approaches the lower -3dB point, determined as discussed in the section above. By using larger values of capacitors such that the -3dB point is well outside of the audio band will reduce this distortion and improve THD+N performance.

Increasing the value of the large supply bypass capacitors will improve burst power output. The larger the supply bypass capacitors the higher the output pulse current without supply droop increasing the peak output power. This will also increase the headroom of the amplifier and reduce THD.

#### SIGNAL-TO-NOISE RATIO

In the measurement of the signal-to-noise ratio, misinterpretations of the numbers actually measured are common. One amplifier may sound much quieter than another, but due to improper testing techniques, they appear equal in measurements. This is often the case when comparing integrated circuit designs to discrete amplifier designs. Discrete transistor amps often "run out of gain" at high frequencies and therefore have small bandwidths to noise as indicated below.



Integrated circuits have additional open loop gain allowing additional feedback loop gain in order to lower harmonic distortion and improve frequency response. It is this additional bandwidth that can lead to erroneous signal-to-noise measurements if not considered during the measurement process. In the typical example above, the difference in bandwidth appears small on a log scale but the factor of 10in bandwidth, (200kHz to 2MHz) can result in a 10dB theoretical difference in the signal-to-noise ratio (white noise is proportional to the square root of the bandwidth in a system).



In comparing audio amplifiers it is necessary to measure the magnitude of noise in the audible bandwidth by using a "weighting" filter <sup>(1)</sup>. A "weighting" filter alters the frequency response in order to compensate for the average human ear's sensitivity to the frequency spectra. The weighting filters at the same time provide the bandwidth limiting as discussed in the previous paragraph.

In addition to noise filtering, differing meter types give different noise readings. Meter responses include:

- 1. RMS reading,
- 2. average responding,
- 3. peak reading, and
- 4. quasi peak reading.

Although theoretical noise analysis is derived using true RMS based calculations, most actual measurements are taken with ARM (Average Responding Meter) test equipment.

Typical signal-to-noise figures are listed for an A-weighted filter which is commonly used in the measurement of noise. The shape of all weighting filters is similar, with the peak of the curve usually occurring in the 3kHz–7kHz region.

### **LEAD INDUCTANCE**

Power op amps are sensitive to inductance in the output leads, particularly with heavy capacitive loading. Feedback to the input should be taken directly from the output terminal, minimizing common inductance with the load.

Lead inductance can also cause voltage surges on the supplies. With long leads to the power supply, energy is stored in the lead inductance when the output is shorted. This energy can be dumped back into the supply bypass capacitors when the short is removed. The magnitude of this transient is reduced by increasing the size of the bypass capacitor near the IC. With at least a 20µF local bypass, these voltage surges are important only if the lead length exceeds a couple feet (>1µH lead inductance). Twisting together the supply and ground leads minimizes the effect.

### PHYSICAL IC MOUNTING CONSIDERATIONS

Mounting of the package to a heat sink must be done such that there is sufficient pressure from the mounting screws to insure good contact with the heat sink for efficient heat flow. Over tightening the mounting screws will cause the package to warp reducing contact area with the heat sink. Less contact with the heat sink will increase the thermal resistance from the package case to the heat sink ( $\theta_{CS}$ ) resulting in higher operating die temperatures and possible unwanted thermal shut down activation. Extreme over tightening of the mounting screws will cause severe physical stress resulting in cracked die and catastrophic IC failure. The recommended mounting screw size is M3 with a maximum torque of 50 N-cm. Additionally, it is best to use washers under the screws to distribute the force over a wider area or a screw with a wide flat head. To further distribute the mounting force a solid mounting bar in front of the package and secured in place with the two mounting screws may be used. Other mounting options include a spring clip. If the package is secured with pressure on the front of the package the maximum pressure on the molded plastic should not exceed 150N/mm².

Additionally, if the mounting screws are used to force the package into correct alignment with the heat sink, package stress will be increased. This increase in package stress will result in reduced contact area with the heat sink increasing die operating temperature and possible catastrophic IC failure.

## LAYOUT, GROUND LOOPS AND STABILITY

The LM4732 is designed to be stable when operated at a closed-loop gain of 10 or greater, but as with any other high-current amplifier, the LM4732 can be made to oscillate under certain conditions. These oscillations usually involve printed circuit board layout or output/input coupling issues.

(1) CCIR/ARM: A Practical Noise Measurement Method; by Ray Dolby, David Robinson and Kenneth Gundry, AES Preprint No. 1353 (F-3).

When designing a layout, it is important to return the load ground, the output compensation ground, and the low level (feedback and input) grounds to the circuit board common ground point through separate paths. Otherwise, large currents flowing along a ground conductor will generate voltages on the conductor which can effectively act as signals at the input, resulting in high frequency oscillation or excessive distortion. It is advisable to keep the output compensation components and the 0.1µF supply decoupling capacitors as close as possible to the LM4732 to reduce the effects of PCB trace resistance and inductance. For the same reason, the ground return paths should be as short as possible.

In general, with fast, high-current circuitry, all sorts of problems can arise from improper grounding which again can be avoided by returning all grounds separately to a common point. Without isolating the ground signals and returning the grounds to a common point, ground loops may occur.

"Ground Loop" is the term used to describe situations occurring in ground systems where a difference in potential exists between two ground points. Ideally a ground is a ground, but unfortunately, in order for this to be true, ground conductors with zero resistance are necessary. Since real world ground leads possess finite resistance, currents running through them will cause finite voltage drops to exist. If two ground return lines tie into the same path at different points there will be a voltage drop between them. The first figure below shows a common ground example where the positive input ground and the load ground are returned to the supply ground point via the same wire. The addition of the finite wire resistance, R<sub>2</sub>, results in a voltage difference between the two points as shown below.



The load current  $I_L$  will be much larger than input bias current  $I_I$ , thus  $V_1$  will follow the output voltage directly, i.e. in phase. Therefore the voltage appearing at the non-inverting input is effectively positive feedback and the circuit may oscillate. If there was only one device to worry about then the values of  $R_1$  and  $R_2$  would probably be small enough to be ignored; however, several devices normally comprise a total system. Any ground return of a separate device, whose output is in phase, can feedback in a similar manner and cause instabilities. Out of phase ground loops also are troublesome, causing unexpected gain and phase errors.

The solution to most ground loop problems is to always use a single-point ground system, although this is sometimes impractical. The third figure above is an example of a single-point ground system.

The single-point ground concept should be applied rigorously to all components and all circuits when possible. Violations of single-point grounding are most common among printed circuit board designs, since the circuit is surrounded by large ground areas which invite the temptation to run a device to the closest ground spot. As a final rule, make all ground returns low resistance and low inductance by using large wire and wide traces.

Occasionally, current in the output leads (which function as antennas) can be coupled through the air to the amplifier input, resulting in high-frequency oscillation. This normally happens when the source impedance is high or the input leads are long. The problem can be eliminated by placing a small capacitor,  $C_C$ , (on the order of 50pF to 500pF) across the LM4732 input terminals. Refer to the **External Components Description** section relating to component interaction with  $C_f$ .

Copyright © 2004–2011, Texas Instruments Incorporated



#### **REACTIVE LOADING**

It is hard for most power amplifiers to drive highly capacitive loads very effectively and normally results in oscillations or ringing on the square wave response. If the output of the LM4732 is connected directly to a capacitor with no series resistance, the square wave response will exhibit ringing if the capacitance is greater than about  $0.2\mu F$ . If highly capacitive loads are expected due to long speaker cables, a method commonly employed to protect amplifiers from low impedances at high frequencies is to couple to the load through a  $10\Omega$  resistor in parallel with a  $0.7\mu H$  inductor. The inductor-resistor combination as shown in the Figure 7 isolates the feedback amplifier from the load by providing high output impedance at high frequencies thus allowing the  $10\Omega$  resistor to decouple the capacitive load and reduce the Q of the series resonant circuit. The LR combination also provides low output impedance at low frequencies thus shorting out the  $10\Omega$  resistor and allowing the amplifier to drive the series RC load (large capacitive load due to long speaker cables) directly.

#### INVERTING AMPLIFIER APPLICATION

The inverting amplifier configuration may be used instead of the more common non-inverting amplifier configuration shown in Figure 1. The inverting amplifier can have better THD+N performance and eliminates the need for a large capacitor (Ci) reducing cost and space requirements. The values show in Figure 8 are only one example of an amplifier with a gain of 20V/V (Gain =  $-R_f/R_i$ ). For different resistor values, the value of  $R_B$  should be equal to the parallel combination of  $R_f$  and  $R_i$ .

If the DC blocking input capacitor ( $C_{IN}$ ) is used as shown, the lower -3dB point is found using Equation (8) as discussed in the **Proper Selection of External Components** section.



Figure 8. Inverting Amplifier Application Circuit

O Subn





Figure 9. Reference PCB Schematic

## LM4732 REFERENCE BOARD ARTWORK



Figure 10. Composite Layer

Copyright © 2004–2011, Texas Instruments Incorporated





Figure 11. Silk Layer



Figure 12. Top Layer



Figure 13. Bottom Layer

Table 2. BILL OF MATERIALS FOR REFERENCE PCB

| Symbol                              | Value | Tolerance | Type/Description | Comment |
|-------------------------------------|-------|-----------|------------------|---------|
| R <sub>IN1</sub> , R <sub>IN2</sub> | 15kΩ  | 5%        | 1/4 Watt         |         |

SNAS214A -MAY 2004-REVISED SEPTEMBER 2011

# Table 2. BILL OF MATERIALS FOR REFERENCE PCB (continued)

| Symbol                                                            | Value   | Tolerance | Type/Description                                                 | Comment |
|-------------------------------------------------------------------|---------|-----------|------------------------------------------------------------------|---------|
| R <sub>B1</sub> , R <sub>B2</sub>                                 | 1kΩ     | 1%        | 1/4 Watt                                                         |         |
| R <sub>F1</sub> , R <sub>F2</sub>                                 | 20kΩ    | 1%        | 1/4 Watt                                                         |         |
| $R_{i1}, R_{i2}$                                                  | 1kΩ     | 1%        | 1/4 Watt                                                         |         |
| R <sub>SN1</sub> , R <sub>SN2</sub> ,                             | 2.7Ω    | 5%        | 1/4 Watt                                                         |         |
| $R_{G}$                                                           | 2.7Ω    | 5%        | 1/4 Watt                                                         |         |
| R <sub>M</sub>                                                    | 10kΩ    | 5%        | 1/4 Watt                                                         |         |
| C <sub>IN1</sub> , C <sub>IN2</sub>                               | 1µF     | 10%       | Metallized Polyester Film                                        |         |
| C <sub>i1</sub> , C <sub>i2</sub> ,                               | 68µF    | 20%       | Electrolytic Radial / 50V                                        |         |
| C <sub>SN1</sub> , C <sub>SN2</sub>                               | 0.1µF   | 20%       | Monolithic Ceramic                                               |         |
| C <sub>N1</sub> , C <sub>N2</sub>                                 | 15pF    | 20%       | Monolithic Ceramic                                               |         |
| C <sub>S1</sub> , C <sub>S2</sub> , C <sub>S3</sub>               | 0.1µF   | 20%       | Monolithic Ceramic                                               |         |
| C <sub>S4</sub> , C <sub>S5</sub> , C <sub>S6</sub>               | 10µF    | 20%       | Electrolytic Radial / 50V                                        |         |
| C <sub>S7</sub> , C <sub>S8</sub>                                 | 1,000µF | 20%       | Electrolytic Radial / 50V                                        |         |
| S <sub>1</sub>                                                    |         |           | SPDT (on-on) Switch                                              |         |
| J <sub>1</sub> , J <sub>2</sub>                                   |         |           | Non-Switched PC Mount RCA Jack                                   |         |
| J <sub>4</sub> , J <sub>7</sub> , J <sub>8</sub>                  |         |           | PCB Banana Jack - BLACK                                          |         |
| J <sub>3</sub> , J <sub>5</sub> , J <sub>6</sub> , J <sub>9</sub> |         |           | PCB Banana Jack - RED                                            |         |
| U <sub>1</sub>                                                    |         |           | 27 lead TO-220 Power Socket with push lever release or LM4732 IC |         |

Submit Documentation Feedback

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>