



### **LM118QML Operational Amplifier**

Check for Samples: LM118QML

#### **FEATURES**

- 15 MHz small signal bandwidth
- Guaranteed 50V/µs slew rate
- Maximum bias current of 250 nA

- Operates from supplies of ±5V to ±20V
- Internal frequency compensation
- Input and output overload protected
- Pin compatible with general purpose op amps

#### DESCRIPTION

The LM118 is a precision high speed operational amplifier designed for applications requiring wide bandwidth and high slew rate. It features a factor of ten increase in speed over general purpose devices without sacrificing DC performance.

The LM118 has internal unity gain frequency compensation. This considerably simplifies its application since no external components are necessary for operation. However, unlike most internally compensated amplifiers, external frequency compensation may be added for optimum performance. For inverting applications, feed forward compensation will boost the slew rate to over 150V/µs and almost double the bandwidth. Overcompensation can be used with the amplifier for greater stability when maximum bandwidth is not needed. Further, a single capacitor can be added to reduce the 0.1% settling time to under 1 µs.

The high speed and fast settling time of this op amp makes it useful in A/D converters, oscillators, active filters. sample and hold circuits, or general purpose amplifiers. This device is easy to apply and offers an order of magnitude better AC performance than industry standards such as the LM709.

#### **Fast Voltage Follower**



Do not hard-wire as voltage follower (R1  $\geq$  5 k $\Omega$ )

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **Connection Diagram**

#### **Dual-In-Line Package**



Figure 1. Top View

#### **Dual-In-Line Package**



Figure 2. Top View

#### **Metal Can Package**



(1) Pin connections shown on schematic diagram and typical applications are for TO-5 package.

Figure 3. Top View

#### **Ceramic SOIC Package**



Figure 4. Top View

Submit Documentation Feedback

### **Schematic Diagram**





### Absolute Maximum Ratings (1)

| ±20V                            |  |  |  |  |
|---------------------------------|--|--|--|--|
|                                 |  |  |  |  |
| 750mW                           |  |  |  |  |
| 1000mW                          |  |  |  |  |
| 1250mW                          |  |  |  |  |
| 600mW                           |  |  |  |  |
| ±10 mA                          |  |  |  |  |
| ±15V                            |  |  |  |  |
| Continuous                      |  |  |  |  |
| -55°C ≤ T <sub>A</sub> ≤ +125°C |  |  |  |  |
|                                 |  |  |  |  |
|                                 |  |  |  |  |
| 160°C/W                         |  |  |  |  |
| 86°C/W                          |  |  |  |  |
| 120°C/W                         |  |  |  |  |
| 66°C/W                          |  |  |  |  |
| 87°C/W                          |  |  |  |  |
| 51°C/W                          |  |  |  |  |
| 198°C/W                         |  |  |  |  |
| 124°C/W                         |  |  |  |  |
|                                 |  |  |  |  |
| 48°C/W                          |  |  |  |  |
| 17°C/W                          |  |  |  |  |
| 17°C/W                          |  |  |  |  |
| 22°C/W                          |  |  |  |  |
| -65°C ≤ T <sub>A</sub> ≤ +150°C |  |  |  |  |
| 300°C                           |  |  |  |  |
| 2000V                           |  |  |  |  |
|                                 |  |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For specifications and test conditions, see the Electrical Characteristics. The specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), θ<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.
- temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.

  (3) The inputs are shunted with back-to-back diodes for over voltage protection. Therefore, excessive current will flow if a differential input voltage in excess of 1V is applied between the inputs unless some limiting resistance is used.
- (4) For supply voltages less than ±15V, the absolute maximum input voltage is equal to the supply voltage.
- (5) Human body model,  $1.5 \text{ k}\Omega$  in series with 100 pF.



### **Quality Conformance Inspection**

Mil-Std-883, Method 5005; Group A

| Subgroup | Description         | Temp°C |
|----------|---------------------|--------|
| 1        | Static tests at     | 25     |
| 2        | Static tests at     | 125    |
| 3        | Static tests at     | -55    |
| 4        | Dynamic tests at    | 25     |
| 5        | Dynamic tests at    | 125    |
| 6        | Dynamic tests at    | -55    |
| 7        | Functional tests at | 25     |
| 8A       | Functional tests at | 125    |
| 8B       | Functional tests at | -55    |
| 9        | Switching tests at  | 25     |
| 10       | Switching tests at  | 125    |
| 11       | Switching tests at  | -55    |
| 12       | Settling time at    | 25     |
| 13       | Settling time at    | 125    |
| 14       | Settling time at    | -55    |

LM118

**NSTRUMENTS** 

www.ti.com

### SNOSAJ3-JULY 2005 883 Electrical Characteristics DC Parameters

The following conditions apply, unless otherwise specified.

 $V_{CC} = \pm 15 V, V_{CM} = 0 V$ 

| Symbol               | Parameter                    | Parameter Conditions Notes                             |     |       |           | Unit | Sub-<br>groups |
|----------------------|------------------------------|--------------------------------------------------------|-----|-------|-----------|------|----------------|
| V <sub>IO</sub>      | Input Offset Voltage         | $V_{CM} = \pm 11.5V, R_S = 50\Omega$                   |     | -4.0  | +4.0      | mV   | 1              |
|                      |                              |                                                        |     | -6.0  | +6.0      | mV   | 2, 3           |
|                      |                              | $V_{CC} = \pm 20V$ , $R_S = 50\Omega$                  |     | -4.0  | +4.0      | mV   | 1              |
|                      |                              |                                                        |     | -6.0  | +6.0      | mV   | 2, 3           |
|                      |                              | $V_{CC} = \pm 20V, V_{CM} = \pm 15V,$                  |     | -4.0  | +4.0      | mV   | 1              |
|                      |                              | $R_S = 50\Omega$                                       |     | -6.0  | +6.0      | mV   | 2, 3           |
|                      |                              | $V_{CC} = \pm 5V$ , $R_S = 50\Omega$                   |     | -4.0  | +4.0      | mV   | 1              |
|                      |                              |                                                        |     | -6.0  | +6.0      | mV   | 2, 3           |
| I <sub>IO</sub>      | Input Offset Current         | $V_{CM} = \pm 11.5V, R_S = 10K\Omega$                  |     | -50   | +50       | nA   | 1              |
|                      |                              |                                                        |     | -100  | +100      | nA   | 2, 3           |
|                      |                              | $V_{CC} = \pm 20V$ , $R_S = 10K\Omega$                 |     | -50   | +50       | nA   | 1              |
|                      |                              |                                                        |     | -100  | +100      | nA   | 2, 3           |
|                      |                              | $V_{CC} = \pm 5V$ , $R_S = 10K\Omega$                  |     | -50   | +50       | nA   | 1              |
|                      |                              |                                                        |     | -100  | +100      | nA   | 2, 3           |
| I <sub>IB</sub>      | Input Bias Current           | $V_{CM} = \pm 11.5V, R_{S} = 10K\Omega$                |     | 1.0   | 250       | nA   | 1              |
|                      |                              |                                                        |     | 1.0   | 500       | nA   | 2, 3           |
|                      |                              | $V_{CC} = \pm 20V$ , $R_S = 10K\Omega$                 |     | 1.0   | 250       | nA   | 1              |
|                      |                              |                                                        |     | 1.0   | 500       | nA   | 2, 3           |
|                      |                              | $V_{CC} = \pm 5V$ , $R_S = 10K\Omega$                  |     | 1.0   | 250       | nA   | 1              |
|                      |                              |                                                        |     | 1.0   | 500       | nA   | 2, 3           |
| PSRR                 | Power Supply Rejection Ratio | $+V_{CC} = 20V \text{ to 5V}, R_S = 50\Omega$          |     | 70    |           | dB   | 1, 2, 3        |
|                      |                              | $-V_{CC}$ = -20V to -5V, $R_S$ = $50\Omega$            |     | 70    |           | dB   | 1, 2, 3        |
| CMRR                 | Common Mode Rejection Ratio  | $V_{CC} = \pm 15V, V_{CM} = \pm 11.5V, R_S = 50\Omega$ |     | 80    |           | dB   | 1, 2, 3        |
| +l <sub>OS</sub>     | Short Circuit Current        | t < 25mS                                               |     | -65   | -5.0      | mA   | 1, 2, 3        |
| -l <sub>os</sub>     | Short Circuit Current        | t < 25mS                                               |     | 5.0   | 65        | mA   | 1, 2           |
|                      |                              |                                                        |     | 5.0   | 80        | mA   | 3              |
| Icc                  | Power Supply Current         | V <sub>CC</sub> = ± 20V                                |     |       | 8.0       | mA   | 1              |
|                      |                              |                                                        |     |       | 7.0       | mA   | 2              |
|                      |                              |                                                        |     |       | 11        | mA   | 3              |
| V <sub>IO</sub> adj. | Input Offset Voltage Adjust  | V <sub>CC</sub> = ± 20V                                |     | 4.0   | -4.0      | mV   | 1              |
| R <sub>I</sub>       | Input Resistance             |                                                        | (1) | 1.0   |           | ΜΩ   | 1              |
| V <sub>I</sub>       | Input Voltage Range          | V <sub>CC</sub> = ± 15V                                | (2) | -11.5 | +11.<br>5 | V    | 1, 2, 3        |
| A <sub>VS</sub>      | Large Signal Voltage Gain    | $R_L = 2K\Omega$ , $V_O = 0$ to -10V                   | (3) | 50    |           | V/mV | 4              |
|                      |                              |                                                        | (3) | 25    |           | V/mV | 5, 6           |
|                      |                              | $R_L = 2K\Omega$ , $V_O = 0$ to +10V                   | (3) | 50    |           | V/mV | 4              |
|                      |                              |                                                        | (3) | 25    |           | V/mV | 5, 6           |
| Vo                   | Output Voltage Swing         | $R_L = 2K\Omega$                                       |     | +12   | -12       | V    | 4, 5, 6        |

<sup>(1)</sup> Specified by design not tested
(2) Specified by CMRR
(3) Datalog in K = V/mV



#### **LM118** 883 Electrical Characteristics AC Parameters

| Symbol         | Parameter | Conditions                                         | Notes | Min | Max | Unit | Sub-<br>groups |
|----------------|-----------|----------------------------------------------------|-------|-----|-----|------|----------------|
| S <sub>R</sub> | Slew Rate | $V_{CC} = \pm 20V$ , $V_I = -5V$ to +5V, $A_V = 1$ |       | 50  |     | V/µS | 7              |
|                |           | $V_{CC} = \pm 20V$ . $V_1 = +5V$ to -5V. $A_{V}=1$ |       | 50  |     | V/uS | 7              |

Product Folder Links: LM118QML



### **Typical Performance Characteristics**























### **Typical Performance Characteristics (continued)**







### Voltage Follower Pulse



### Open Loop Frequency





### Open Loop Frequency



### Large Signal Frequency



#### **Inverter Pulse Response**



# TEXAS INSTRUMENTS

#### **Auxiliary Circuits**

Figure 5. Feedforward Compensation for Greater Inverting Slew Rate



<sup>\*</sup>Balance circuit necessary for increased slew.

Slew rate typically 150V/µs.

Figure 6. Compensation for Minimum Settling Time



(1) Slew and settling time to 0.1% for a 10V step change is 800 ns.

Figure 7. Offset Balancing



10 Submit



Figure 8. Isolating Large Capacitive Loads



Figure 9. Overcompensation



### **Typical Applications**

Figure 10. Fast Voltage Follower



Figure 11. Integrator or Slow Inverter



 $C_F = Large$ ( $C_F \ge 50 pF$ )

(1) Do not hard-wire as voltage follower (R1  $\geq$  5 k $\Omega$ )

<sup>\*</sup>Do not hard-wire as integrator or slow inverter; insert a 10k-5 pF network in series with the input, to prevent oscillation.



Figure 12. Fast Summing Amplifier



Figure 13. Differential Amplifier



Figure 14. Fast Sample and Hold



Submit Documentation Feedback

Figure 15. D/A Converter Using Ladder Network



<sup>\*</sup>Optional—Reduces settling time.

Figure 16. Four Quadrant Multiplier



 $\Delta \text{Output zero}.$ 

\*"Y" zero

+"X" zero

‡Full scale adjust.



Figure 17. D/A Converter Using Binary Weighted Network



\*Optional—Reduces settling time.

Figure 18. Fast Summing Amplifier with Low Input Current





Figure 19. Wein Bridge Sine Wave Oscillator



\*L1-10V-14 mA bulb ELDEMA 1869

R1 = R2

C1 = C3

 $f = \frac{1}{2\pi R2 C1}$ 

Figure 20. Instrumentation Amplifier



\*Gain 
$$\geq \frac{200 \text{K}}{\text{R}_g}$$
 for 1.5K  $\leq \text{R}_g \leq 200 \text{K}$ 



#### **REVISION HISTORY SECTION**

| Date<br>Released | Revision | Section                       | Originator | Changes                                                                                                              |
|------------------|----------|-------------------------------|------------|----------------------------------------------------------------------------------------------------------------------|
| 07/12/05         | Α        | New Release, Corporate format | L. Lytle   | MDS data sheet, MNLM118–X Rev 0A0 was converted into the Corp. datasheet format.     MDS datasheet will be archived. |

Submit Documentation Feedback





17-Nov-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp    | Samples          |
|------------------|--------|--------------|---------|------|-------------|----------|------------------|------------------|------------------|
|                  | (1)    |              | Drawing |      |             | (2)      |                  | (3)              | (Requires Login) |
| LM118H/883       | ACTIVE | TO-99        | LMC     | 8    | 20          | TBD      | POST-PLATE       | Level-1-NA-UNLIM |                  |
| LM118J-8/883     | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | A42 SNPB         | Level-1-NA-UNLIM |                  |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (**RoHS**): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (**RoHS Exempt**): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## LMC (O-MBCY-W8)

### METAL CYLINDRICAL PACKAGE



NOTES: A. All line

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Leads in true position within 0.010 (0,25) R @ MMC at seating plane.
- D. Pin numbers shown for reference only. Numbers may not be marked on package.
- E. Falls within JEDEC MO-002/TO-99.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>