# LF453 Wide-Bandwidth Dual JFET-Input Operational Amplifiers ### **General Description** The LF453 is a low-cost, high-speed, dual JFET-input operational amplifier with an internally trimmed input offset voltage (BI-FET II technology). The device requires a low supply current and yet the amplifiers maintain a large gain bandwidth product and a fast slew rate. In addition, well matched high voltage JFET input devices provide very low input bias and offset currents. The LF453 is pin compatible with the standard LM1558, allowing designers to upgrade the overall performance of existing designs. The LF453 may be used in such applications as high-speed integrators, fast D/A converters, sample-and-hold circuits and many other circuits requiring low input bias current, high input impedance, high slew rate and wide bandwidth. ### **Features** | ■ Internally trimmed offset voltage | 5.0 mV (max) | |-------------------------------------------|-----------------------| | ■ Low input bias current | 50 pA (typ) | | ■ Low input noise current | 0.01 pA/√Hz (typ) | | ■ Wide gain bandwidth | 4 MHz (typ) | | ■ High slew rate | 13 V/μs (typ) | | ■ Low supply current | 6.5 mA (max) | | ■ High input impedance | $10^{12}\Omega$ (typ) | | ■ Low total harmonic distortion | <0.02% (typ) | | $A_V = 10, R_L = 10k,$ | | | $V_{O} = 20 V_{p-p}$ , $f = 20 Hz-20 kHz$ | | | ■ Low 1/f noise corner | 50 Hz (typ) | ### **Typical Connection** TL/H/9710~1 ### **Connection Diagram** ■ Fast settling time to 0.01% 2 μs (typ) Order Number LF453CM See NS Package Number M08A # **Simplified Schematic** TL/H/9710-3 #### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V+ -V-) 36V Input Voltage Range $V^- \le V_{\mbox{\scriptsize IN}} \le V^+$ Differential Input Voltage (Note 2) ± 30V Junction Temperature (T<sub>J</sub> MAX) 150°C Output Short Circuit Duration Continuous Power Dissipation (Note 3) 500 mW ESD Tolerance TBD Soldering Information (Note 4) SO Package: Vapor Phase (60 sec.) Infrared (15 sec.) 215°C 220°C ### **Operating Ratings** (Note 1) Temperature Range $T_{MIN} \le T_A \le T_{MAX}$ LF453CM $0^{\circ}C \le T_A + 70^{\circ}C$ Junction Temperature (T<sub>J max</sub>) Supply Voltage (V<sup>+</sup> – V<sup>-</sup>) 125°C 10V to 32V DC Electrical Characteristics The following specifications apply for $V^+ = +15V$ and $V^- = -15V$ . Boldface limits apply for $T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = 25^{\circ}C$ . | Symbol | Parameter | Conditions | LF453CM | | | | |-----------------|--------------------------------------------|-------------------------------------------------------------|---------------------|-----------------------------|-----------------------------|----------| | | | | Typical<br>(Note 5) | Tested<br>Limit<br>(Note 6) | Design<br>Limit<br>(Note 7) | Units | | Vos | Maximum Input Offset Voltage | $R_S = 10 \text{ k}\Omega$ , (Note 9) | | 5 | | mV | | los | Maximum Input Offset Current | (Notes 8, 9) T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 70°C | 25 | 100 | 2 | pA<br>nA | | lg | Maximum Input Bias Current | (Notes 8, 9) T <sub>J</sub> = 25°C<br>T <sub>J</sub> = 70°C | 50 | 200 | 4 | pA<br>nA | | R <sub>IN</sub> | Input Resistance | T <sub>J</sub> = 25°C | 1012 | | | Ω | | AVOL | Minimum Large Signal<br>Voltage Gain | $V_O = \pm 10V$ , $R_L = 2 k\Omega$ (Note 9) | 200 | 50 | 25 | V/mV | | Vo | Minimum Output Voltage Swing | R <sub>L</sub> = 10k | ± 13.5 | ±12 | ± 12 | V | | V <sub>CM</sub> | Minimum Input Common<br>Mode Voltage Range | | + 14.5<br>- 11.5 | +11<br>-11 | +11<br>-11 | V | | CMRR | Minimum Common-Mode<br>Rejection Ratio | R <sub>S</sub> ≤ 10 kΩ | 100 | 80 | 80 | dB | | PSRR | Minimum Supply Voltage<br>Rejection Ratio | (Note 10) | 100 | 80 | 80 | dB | | Is | Maximum Supply Current | | | 6.5 | 6.5 | mA | # **AC Electrical Characteristics** The following specifications apply for $V^+ = +15V$ and $V^- = -15V$ . Limits apply for $T_A = T_J = 25^{\circ}C$ . | | | | LF453CM | | | | |----------------|--------------------------------|-----------------------------------------|---------------------|-----------------------------|-----------------------------|--------| | Symbol | Parameter | Conditions | Typical<br>(Note 5) | Tested<br>Limit<br>(Note 6) | Design<br>Limit<br>(Note 7) | Units | | SR | Slew Rate | A <sub>V</sub> = +1 | 13 | 8 | | V/µs | | GBW | Minimum Gain-Bandwidth Product | f = 100 kHz | 4 | 2.7 | | MHz | | e <sub>n</sub> | Equivalent Input Noise Voltage | $R_S = 100\Omega$ , $f = 1 \text{ kHz}$ | 25 | | | nV/√Hz | | in | Equivalent Input Noise Current | $R_S = 100\Omega$ , $f = 1 \text{ kHz}$ | 0.01 | | | pA/√Hz | Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating ratings. Note 2: When the input voltage exceeds the power supplies, the current should be limited to 1 mA. Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by $T_J$ MAX, $\Theta_{JA}$ and the ambient temperature, $T_A$ . The maximum allowable power dissipation at any temperature is $P_D = (T_J MAX - T_A)/\Theta_{JA}$ or the number given in the Absolute Maximum Ratings, whichever is lower. For guaranteed operation $T_{J max} = 125^{\circ}C$ . The typical thermal resistance $(\Theta_{JA})$ of the LF453CM when board-mounted is $160^{\circ}C/W$ . Note 4: See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" (section titled "Surface Mount") for other methods of soldering surface mount devices. Note 5: Typicals are at T<sub>J</sub> = 25°C and represent most likely parametric norm. Note 6: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level). Note 7: Design limits are guaranteed to National's AOQL, but not 100% tested. Note 8: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature $T_J$ . Due to limited production test time, the input bias currents are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, $P_D$ . $T_J = T_A + \Theta_{JA} P_D$ where $\Theta_{JA}$ is the thermal resistance from junction to ambient. Note 9: $V_{OS}$ , $I_{B}$ , AVOL and $I_{OS}$ are measured at $V_{CM} = 0V$ . Note 10: Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously in accordance with common practice. ## **Typical Performance Characteristics** ## **Typical Performance Characteristics (Continued)** TL/H/9710-5 # **Pulse Response** Small Signal Inverting TIME (0.2 µs/DIV) Small Signal Non-Inverting TIME (0.2 µs/DIV) TL/H/9710-7 **Large Signal Inverting** TIME (2 µs/DIV) #### **Large Signal Non-Inverting** TL/H/9710-8 TL/H/9710-6 TL/H/9710-9 TL/H/9710-10 ### **Application Hints** These devices are op amps with an internally trimmed input offset voltage and JFET input devices (BI-FET II). These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore, large differential input voltages can easily be accommodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit. Exceeding the negative common-mode limit with the non-inverting input, or with both inputs, will force the output to a high state, potentially causing a reversal of phase to the output. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode. Exceeding the positive common-mode limit on a single input will not change the phase of the output; however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state. The amplifiers will operate with a common-mode input voltage equal to the positive supply; however, the gain bandwidth and slew rate may be decreased in this condition. When the negative common-mode voltage swings to within 3V of the negative supply, an increase in input offset voltage may occur. Each amplifier is individually biased by a zener reference which allows normal circuit operation on $\pm$ 5V power supplies. Supply voltages less than these may result in lower gain bandwidth and slew rate. The amplifiers will drive a 2 k $\Omega$ load resistance to $\pm 10V$ over the full temperature range of 0°C to +70°C. If the amplifier is forced to drive heavier load currents, however, an increase in input offset voltage may occur on the negative voltage swing and finally reach an active current limit on both positive and negative swings. Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit. As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pick-up" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground. A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately 6 times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant. The benefit of the SO package results from its very small size. It follows, however, that the die inside the SO package is less protected from external physical forces than a die in a standard DIP would be, because there is so much less plastic in the SO. Therefore, not following certain precautions when board mounting the LF453CM can put mechanical stress on the die, lead frame, and/or bond wires. This can cause shifts in the LF453CM's parameters, even causing them to exceed limits specified in the Electrical Characteristics. For recommended practices in LF453CM surface mounting refer to Application Note AN450 "Surface Mounting Methods and Their Effect on Product Reliability" and to the section titled "Surface Mount" found in any Rev 1. Linear Databook volume. # **Detailed Schematic**