# **DUAL 5V REGULATOR WITH RESET** PRELIMINARY DATA - OUTPUT CURRENTS: I<sub>01</sub> = 50mA I<sub>02</sub> = 100mA - FIXED PRECISION OUTPUT VOLTAGE 5V ± 2% - RESET FUNCTION CONTROLLED BY IN-PUT VOLTAGE AND OUTPUT 1 VOLTAGE - RESET FUNCTION EXTERNALLY PRO-GRAMMABLE TIMING - RESET OUTPUT LEVEL RELATED TO OUTPUT 2 - OUTPUT 2 INTERNALLY SWITCHED WITH ACTIVE DISCHARGING - LOW LEAKAGE CURRENT, LESS THAN 1μA AT OUTPUT 1 - LOW QUIESCENT CURRENT (INPUT 1) - INPUT OVERVOLTAGE PROTECTION UP TO 60V - RESET OUTPUT NORMALLY HIGH - OUTPUT TRANSISTORS SOA PROTECTION - SHORT CIRCUIT AND THERMAL OVER-LOAD PROTECTION The L4904A is a monolithic low drop dual 5V regulator designed mainly for supplying microprocessor systems. Reset and data save functions during switch on/ off can be realized. #### ABSOLUTE MAXIMUM RATINGS | - | | | | |------------------|----------------------------------------------|--------------------|----| | VIN | DC input voltage | 24 | V | | - 114 | Transient input overvoltage (t = 40 ms) | 60 | V | | I <sub>o</sub> | Output current | internally limited | | | P <sub>tot</sub> | Power dissipation at $T_{amb} = 50^{\circ}C$ | 1 | W | | Ti | Storage and junction temperature | -40 to 150 | °C | ## SCHEMATIC DIAGRAM # CONNECTION DIAGRAM (Top view) ## PIN FUNCTIONS | N° | NAME | FUNCTION | | | | |----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | INPUT 1 | Low quiescent current 50mA regulator input. | | | | | 2 | INPUT 2 | 100mA regulator input. | | | | | 3 | TIMING CAPACITOR | If Reg. 2 is switched-ON the delay capacitor is charged with a $10\mu A$ constant current. When Reg. 2 is switched-OFF the delay capacitor is discharged. | | | | | 4 | GND | Common ground. | | | | | 6 | RESET OUTPUT | When pin 3 reaches 5V the reset output is switched high. Therefore $t_{RD}=C_t$ ( $\frac{5V}{10\mu A}$ ); $t_{RD}$ (ms) = $C_t$ (nF). | | | | | 7 | OUTPUT 2 | 5V - 100mA regulator output. Enabled if V <sub>O</sub> 1 $>$ V <sub>RT</sub> and V <sub>IN 2</sub> $>$ V <sub>IT</sub> . If Reg. 2 is switched-OFF the C <sub>02</sub> capacitor is discharged. | | | | | 8 | OUTPUT 1 | 5V - 50mA regulator output with low leakage in switch-<br>OFF condition. | | | | ## THERMAL DATA | R <sub>th J-amb</sub> | Thermal resistance junction-ambient | max | 100 | °C/W | |-----------------------|-------------------------------------|-----|-----|------| | | | | | | #### TEST CIRCUIT P.C. board and components layout of the test circuit (1:1 scale) # **ELECTRICAL CHARACTERISTICS** (V<sub>IN</sub> = 14,4V, T<sub>amb</sub> = 25°C unless otherwise specified) | Parameter | | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------|----------------------------------------------------------------------------------------------------|----------------------|-------------|----------------------|----------| | Vi | DC operating input voltage | | | | 20 | V | | V <sub>01</sub> | Output voltage 1 | R load 1KΩ | 4.95 | 5.05 | 5.15 | V | | V <sub>02</sub> H | Output voltage 2 HIGH | R load 1KΩ | V <sub>01</sub> -0.1 | 5 | V <sub>01</sub> | V | | V <sub>02</sub> L | Output voltage 2 LOW | I <sub>02</sub> = -5mA | | 0.1 | | V | | I <sub>01</sub> | Output current 1 | $\Delta V_{01} = -100 \text{mV}$ | 50 | | | mA | | I <sub>L01</sub> | Leakage output 1 current | V <sub>IN</sub> = 0<br>V <sub>01</sub> ≤ 3V | | | 1 | μА | | 102 | Output current 2 | $\Delta V_{02} = -100 \text{mV}$ | 100 | | | mA | | V <sub>i01</sub> | Output 1 dropout voltage (*) | I <sub>01</sub> = 10mA<br>I <sub>01</sub> = 50mA | | 0.7<br>0.75 | 0.8<br>0.9 | V | | VIT | Input threshold voltage | | V <sub>01</sub> +1.2 | 6.4 | V <sub>01</sub> +1.7 | ٧ | | VITH | Input threshold voltage hyst. | | | 250 | | mV | | ΔV <sub>01</sub> | Line regulation | 7V < V <sub>IN</sub> < 18V I <sub>01</sub> = 5mA | | 5 | 50 | mV | | ΔV <sub>02</sub> | Line regulation 2 | I <sub>02</sub> = 5mA | | 5 | 50 | 1110 | | ΔV <sub>01</sub> | Load regulation 1 | V <sub>IN</sub> = 8V 5mA < I <sub>01</sub> < 50mA | | 5 | 20 | mV | | ΔV <sub>02</sub> | Load regulation 2 | 5mA < I <sub>02</sub> < 100mA | | 10 | 50 | my | | lq | Quiescent current | $0 < V_{IN} < 13V$<br>$7V < V_{IN} < 13V$<br>$I_{02} = I_{01} \le 5mA$ | | 4.5<br>1.6 | 6.5<br>3.5 | mA<br>mA | | I <sub>Q1</sub> | Quiescent current 1 | 6.3V < V <sub>IN1</sub> < 13V<br>V <sub>IN2</sub> = 0<br>I <sub>01</sub> < 5mA I <sub>02</sub> = 0 | | 0.6 | 0.9 | mA | #### ELECTRICAL CHARACTERISTICS (continued) | Parameter | | Test Conditions | | Min. | Тур. | Max. | Unit | |----------------------------------|---------------------------------|--------------------------|------------------------|-----------------------|------|-----------------------|-------| | V <sub>RT</sub> | Reset threshold voltage | | | V <sub>02</sub> -0.15 | 4.9 | V <sub>02</sub> -0.05 | ٧ | | VRTH | Reset threshold hysteresis | | | 30 | 50 | 80 | mV | | V <sub>RH</sub> | Reset output voltage HIGH | I <sub>R</sub> = 500μA | | V <sub>02</sub> -1 | 4.12 | V <sub>02</sub> | V | | V <sub>RL</sub> | Reset output voltage LOW | I <sub>R</sub> = -5mA | | | 0.25 | 0.4 | V | | tRD | Reset pulse delay | C <sub>t</sub> = 10nF | | 3 | | 11 | ms | | <sup>t</sup> d | Timing capacitor discharge time | C <sub>t</sub> = 10nF | | | | 20 | μs | | $\frac{\Delta V_{01}}{\Delta T}$ | Thermal drift | -20°C ≤ T <sub>amb</sub> | ≤ 125°C | | 0.3 | | mV/°C | | $\frac{\Delta V_{02}}{\Delta T}$ | Thermal drift | -20°C ≤ T <sub>amb</sub> | ≤ 125°C | | 0.3 | | mV/°C | | SVR1 | Supply voltage rejection | f = 100Hz | 1 <sub>0</sub> = 50mA | 50 | 84 | | dB | | SVR2 | Supply voltage rejection | V <sub>D</sub> = 0.5V | I <sub>o</sub> = 100mA | 50 | 80 | | dB | | T <sub>JSD</sub> | Thermal shut down | | | | 150 | | °C | The dropout voltage is defined as the difference between the input and the output voltage when the output voltage is lowered of 25mV under constant output current condition. #### APPLICATION INFORMATION In power supplies for $\mu P$ systems it is necessary to provide power continuously to avoid loss of information in memories and in time of day clocks, or to save data when the primary supply such equipments; it provides two voltage regulators (booth 5V high precision) with separate inputs plus a reset output for the data save function. #### CIRCUIT OPERATION (see Fig. 1) After switch on Reg. 1 saturates until $V_{01}$ rises to the nominal value. When the input 2 reaches $V_{1T}$ and the output 1 s higher than $V_{RT}$ the output 2 ( $V_{02}$ ) switches on and the reset output ( $V_R$ ) also goes high after a programmable time $T_{RD}$ (timing capacitor). $\rm V_{\rm 02}$ and $\rm V_{\rm R}$ are switched together at low level when one of the following conditions occurs: - an input overvoltage — an overload on the output 1 ( $V_{01} < V_{RT}$ ); — a switch off ( $V_{IN} < V_{IT} - V_{ITH}$ ); and they start again as before when the condition is removed. An overload on output 2 does not switch Reg. 2, and does not influence Reg. 1. #### The V<sub>01</sub> output features: - 5V internal reference without voltage divider between the output and the error comparator; - very low drop series regulator element utilizing current mirrors; permit high output impedance and then very low leakage current even in power down conditions. This output may therefore be used to supply circuits continuously, such as volatile RAMs, allowing the use of a back-up battery. The $V_{01}$ regulator also features low consumption (0.6mA #### CIRCUIT OPERATION (continued) typ.) to minimize battery drain in applications where the $V_1$ regulator is permanently connected to a battery supply. The $V_{02}$ output can supply other non essential 5V circuits which may be powered down when the system is inactive, or that must be powered down to prevent uncorrect operation for supply voltages below the minimum value. The reset output can be used as a "POWER DOWN INTERRUPT", permitting RAM access only in correct power conditions, or as a "BACK-UP ENABLE" to transfer data into in a NV SHADOW MEMORY when the supply is interrupted. Fig. 1 #### APPLICATION SUGGESTIONS Fig. 2 shows an application circuit for a $\mu\text{P}$ system. Reg. 1 is permanently connected to a battery and supplies a CMOS time-of-day clock and a CMOS microcomputer chip with volatile memory. Reg. 2 may be switched OFF when the system is inactive. Fig. 3 shows the L4904A with a back up battery on the $V_{01}$ output to maintain a CMOS time-of-day clock and a stand by type C-MOS $\mu P.$ The reset output makes sure that the RAM is forced into the low consumption stand by state, so the access to memory is inhibit and the back up battery voltage cannot drop so low that memory contents are corrupted. In this case the main on-off switch disconnects both regulators from the supply battery. #### APPLICATION SUGGESTIONS (continued) Application Circuits of a Microprocessor system (Fig. 2) or with data save battery (Fig. 3). The reset output provide delayed rising front at the turn-off of the regulator 2. Fig. 2 Fig. 3 #### APPLICATION SUGGESTIONS (continued) Fig. 4 - Quiescent current (Reg. 1) vs. output current Fig. 5 - Quiescent current (Reg. 1) vs. input voltage Fig. 6 - Total quiescent current vs. input voltage Fig. 7 - Supply voltage rejection regulators 1 and 2 vs. input ripple frequence 8/8