

November 2009

# FDY4000CZ

# Complementary N & P-Channel PowerTrench® MOSFET

#### **Features**

Q1: N-Channel

- Max  $r_{DS(on)} = 0.7\Omega$  at  $V_{GS} = 4.5V$ ,  $I_D = 600$ mA
- Max  $r_{DS(on)} = 0.85\Omega$  at  $V_{GS} = 2.5V$ ,  $I_D = 500$ mA
- Max  $r_{DS(on)} = 1.25\Omega$  at  $V_{GS} = 1.8V$ ,  $I_{D} = 150$  mA

Q2: P-Channel

- Max  $r_{DS(on)} = 1.2\Omega$  at  $V_{GS} = -4.5V$ ,  $I_D = -350$ mA
- Max  $r_{DS(on)} = 1.6\Omega$  at  $V_{GS} = -2.5V$ ,  $I_D = -300$ mA
- Max  $r_{DS(on)} = 2.7\Omega$  at  $V_{GS} = -1.8V$ ,  $I_D = -150$ mA
- ESD protection diode (note 3)
- RoHS Compliant



#### **General Description**

This Complementary N & P-Channel MOSFET has been designed using Fairchild Semiconductor's advanced Power Trench® process to optimize the  $r_{DS(ON)}$  @  $V_{GS} \! = \! 2.5 \text{V}$  and specify the  $r_{DS(ON)}$  @  $V_{GS} \! = \! 1.8 \text{V}.$ 

#### **Applications**

- Level shifting
- Power Supply Converter Circuits
- Load/Power Switching Cell Phones, Pagers





### MOSFET Maximum Ratings T<sub>C</sub> = 25°C unless otherwise noted

| Symbol                                          | Parameter                                        |           | Q1         | Q2    | Units |
|-------------------------------------------------|--------------------------------------------------|-----------|------------|-------|-------|
| V <sub>DS</sub>                                 | Drain to Source Voltage                          |           | 20         | -20   | V     |
| $V_{GS}$                                        | Gate to Source Voltage                           |           | ±12        | ±8    | V     |
|                                                 | Drain Current -Continuous (Note 1                |           | 600        | -350  | m A   |
| ID D                                            | -Pulsed                                          |           | 1000       | -1000 | - mA  |
| P <sub>D</sub> Power Dissipation (Steady State) |                                                  | (Note 1a) | 625        |       | mW    |
|                                                 |                                                  | (Note 1b) | 446        |       | IIIVV |
| T <sub>J</sub> , T <sub>STG</sub>               | Operating and Storage Jaunting Temperature Range |           | -55 to 150 |       | °C    |

#### **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | (Note 1a) | 200 | °C/W |
|-----------------|-----------------------------------------|-----------|-----|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | (Note 1b) | 280 | C/VV |

# **Package Marking and Ordering Information**

| Device Marking | Device    | Package | Package Reel Size Tape W |     | Quantity  |
|----------------|-----------|---------|--------------------------|-----|-----------|
| Е              | FDY4000CZ | SC89-6  | 7"                       | 8mm | 3000units |

| <b>Electrical Characteristics</b> T <sub>J</sub> = 25°C unless otherwise noted |                                           |                                                                                                       |                |           |           |                  |       |  |
|--------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------|-----------|-----------|------------------|-------|--|
| Symbol                                                                         | Parameter                                 | Test Conditions                                                                                       | Туре           | Min       | Тур       | Max              | Units |  |
| Off Chara                                                                      | ncteristics                               |                                                                                                       |                |           |           |                  |       |  |
| B <sub>VDSS</sub>                                                              | Drain to Source Breakdown Voltage         | $I_D = 250\mu A, V_{GS} = 0V$<br>$I_D = -250\mu A, V_{GS} = 0V$                                       | Q1<br>Q2       | 20<br>-20 |           |                  | V     |  |
| $\frac{\Delta B_{VDSS}}{\Delta T_J}$                                           | Breakdown Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C $I_D$ = -250 $\mu$ A, referenced to 25°C                      | Q1<br>Q2       |           | 15<br>-15 |                  | mV/°C |  |
| I <sub>DSS</sub>                                                               | Zero Gate Voltage Drain Current           | V <sub>DS</sub> = 16V, V <sub>DS</sub> = 0V<br>V <sub>DS</sub> = -16V, V <sub>DS</sub> = 0V           | Q1<br>Q2       |           |           | 1<br>-3          | μА    |  |
| I <sub>GSS</sub>                                                               | Gate-Body Leakage                         | $V_{GS} = \pm 12V, V_{DS} = 0V$<br>$V_{GS} = \pm 4.5V, V_{DS} = 0V$<br>$V_{GS} = \pm 8V, V_{DS} = 0V$ | Q1<br>Q1<br>Q2 |           |           | ±10<br>±1<br>±10 | μА    |  |

#### On Characteristics (note 2)

| V <sub>GS(th)</sub>                               | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, \ I_D = 250 \mu A$<br>$V_{GS} = V_{DS}, \ I_D = -250 \mu A$                                                                                      | Q1<br>Q2 | 0.6<br>-0.6 | 1.0<br>-1.0                  | 1.5<br>-1.5                  | V     |
|---------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|------------------------------|------------------------------|-------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$            | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250μA, referenced to 25°C $I_D$ = -250μA, referenced to 25°C                                                                                               | Q1<br>Q2 |             | -3<br>3                      |                              | mV/°C |
| r <sub>DS(on)</sub> Drain to Source On Resistance | Drain to Source On Resistance                               | $V_{GS}$ = 4.5V, $I_{D}$ = 600mA<br>$V_{GS}$ = 2.5V, $I_{D}$ = 500mA<br>$V_{GS}$ = 1.8V, $I_{D}$ = 150mA,<br>$V_{GS}$ = 4.5V, $I_{D}$ = 600mA, $T_{J}$ = 125°C     | Q1       |             | 0.30<br>0.40<br>0.80<br>0.35 | 0.70<br>0.85<br>1.25<br>1.00 | Ω     |
|                                                   | Dialit to Source Off Resistance                             | $V_{GS}$ = -4.5V, $I_{D}$ =350mA<br>$V_{GS}$ = -2.5V, $I_{D}$ = -300mA<br>$V_{GS}$ = -1.8V, $I_{D}$ = -150mA<br>$V_{GS}$ = -4.5V, $I_{D}$ = -350mA, $T_{J}$ =125°C | Q2       |             | 0.5<br>0.8<br>1.3<br>0.7     | 1.2<br>1.6<br>2.7<br>1.6     | 32    |
| 9FS                                               | Forward Transconductance                                    | $V_{DS} = 5V, I_{D} = 600 \text{mA}$<br>$V_{DS} = -5V, I_{D} = -350 \text{mA}$                                                                                     | Q1<br>Q2 |             | 1.8<br>1                     |                              | S     |

# **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            | Q1<br>V <sub>DS</sub> = 10V, V <sub>GS</sub> = 0V, f = 1MHz | Q1<br>Q2 | 60<br>100 | pF |
|------------------|------------------------------|-------------------------------------------------------------|----------|-----------|----|
| C <sub>oss</sub> | Output Capacitance           | Q2                                                          | Q1<br>Q2 | 20<br>30  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance | $V_{DS} = -10V, V_{GS} = 0V, f = 1MHz$                      | Q1<br>Q2 | 10<br>15  | pF |

## **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time           | Q1<br>V <sub>DD</sub> = 10V, I <sub>D</sub> = 1A,   | Q1<br>Q2 | 6<br>6      | 12<br>12   | ns |
|---------------------|------------------------------|-----------------------------------------------------|----------|-------------|------------|----|
| t <sub>r</sub>      | Rise Time                    | $V_{GS}$ = 4.5V, $R_g$ = 6 $\Omega$                 | Q1<br>Q2 | 8<br>13     | 16<br>23   | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time          | Q2 $V_{DD} = -10V, I_{D} = -0.5A,$                  | Q1<br>Q2 | 8<br>8      | 16<br>16   | ns |
| t <sub>f</sub>      | Fall Time                    | $V_{GS}$ = -4.5V, $R_g$ = $6\Omega$                 | Q1<br>Q2 | 2.4<br>1    | 4.8<br>2   | ns |
| Q <sub>g</sub>      | Total Gate Charge            | Q1                                                  | Q1<br>Q2 | 0.8<br>1.0  | 1.1<br>1.4 | nC |
| Q <sub>gs</sub>     | Gate to Source Gate Charge   | $V_{DS}$ = 10V, $I_{D}$ = 600mA, $V_{GS}$ = 4.5V    | Q1<br>Q2 | 0.16<br>0.2 |            | nC |
| $Q_{gd}$            | Gate to Drain "Miller"Charge | $V_{DS}$ = -10V, $I_{D}$ = -350mA, $V_{GS}$ = -4.5V | Q1<br>Q2 | 0.26<br>0.3 |            | nC |

# **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted

| Symbol | Parameter | Test Conditions | Туре | Min | Тур | Max | Units |
|--------|-----------|-----------------|------|-----|-----|-----|-------|
|        |           |                 |      |     |     |     |       |

#### **Drain-Source Diode Characteristics**

| V <sub>SD</sub> | Source to Drain Diode Forward Voltage | $V_{GS} = 0V$ , $I_S = 150mA$ (Note 2)<br>$V_{GS} = 0V$ , $I_S = -150mA$ (Note 2) | Q1<br>Q2 | 0.7<br>-0.8 | 1.2<br>-1.2 | V  |
|-----------------|---------------------------------------|-----------------------------------------------------------------------------------|----------|-------------|-------------|----|
| t <sub>rr</sub> | Reverse Recovery Time                 | Q1<br>I <sub>F</sub> = 600mA, di/dt = 100A/μs                                     | Q1<br>Q2 | 8<br>11     |             | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge               | Q2<br>I <sub>F</sub> = -350mA, di/dt = 100A/μs                                    | Q1<br>Q2 | 1<br>2      |             | nC |

#### Notes:

12 R<sub>0,IA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0,IC</sub> is guaranteed by design while R<sub>0,IA</sub> is determined by the user's board design.



a) 200°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b) 280°C/W when mounted on a minimum pad of 2 oz copper

Scale 1:1 on letter size paper

- 2: Pulse Test: Pulse Width < 300us, Duty Cycle < 2.0%
- 3: The diode connected between the gate and source serves only as protection against ESD. No gate overvoltage rating is implied.



V<sub>DS</sub>, DRAIN-SOURCE VOLTAGE (V)
Figure 1. On-Region Characteristics



T., JUNCTION TEMPERATURE (°C)
Figure 3. Normalized on-Resistance vs.
Temperature



Figure 5. Transfer Characteristics



In DRAIN CURRENT (A)
Figure 2. Normalized on-Resistance vs. Drain
Current and Gate Voltage



Figure 4. On-Resistance vs. Gate-to-Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current and Temperature

# Typical Characteristics Q1 (N-Channel) $I_D = 600 \text{mA}$ Ves, GATE-SOURCE VOLTAGE (V) 15V $V_{DS} = 5V$ 0.2 0.6 8.0 Q<sub>o</sub>, GATE CHARGE (nC) Figure 7. Gate Charge Characteristics

100 f = 1MHz 90  $V_{GS} = 0 V$ 80  $C_{iss}$ Coss 20 10 0 0 V<sub>DS</sub>, DRAIN TO SOURCE VOLTAGE (V)

Figure 8. Capacitance vs. Drain to source voltage





Figure 9. Maximum Safe Operating Area

Figure 10. Single Pulse Maximum Power Dissipation



Figure 11. Transient Thermal Response Curve

Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design.

# Typical Characteristics Q2 (P-Channel) 1 0.8 4.0V -3.0V -1.8V -1.8V

Figure 12. On-Region Characteristics

0.5 -V<sub>DS</sub>, DRAIN TO SOURCE VOLTAGE (V)



Figure 14. Normalized on-Resistance vs. Temperature



Figure 16. Transfer Characteristics



Figure 13. Normalized on-Resistance vs. Drain Current and Gate Voltage



Figure 15. On-Resistance vs. Gate-to-Source Voltage



Figure 17. Source to Drain Diode Forward Voltage vs. Source Current and Temperature

# **Typical Characteristics Q2 (P-Channel)**



Figure 18. Gate Charge Characteristics



Figure 19. Capacitance vs. Drain to source voltage



Figure 20. Maximum Safe Operating Area



Figure 21. Single Pulse Maximum Power Dissipation



Figure 22. Transient Thermal Response Curve

Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design.

# **Dimensional Outline and Pad Layout** 1.70 1.50 A 0.50 \_0.30 0.15 0.50 В 1.20 BSC 1.60 1.80 1.25 □ 0.1 C B A (0.20)0.30 0.50 1.00 **TOP VIEW** LAND PATTERN RECOMMENDATION \_0.60 0.56 \_0.18 SEE DETAIL A C 0.35 BSC 0.20 BSC **DETAIL A** 0.10 SCALE 2:1 **BOTTOM VIEW** NOTES: A) THIS PACKAGE CONFORMS TO EIAJ SC89 PACKAGING STANDARD. B) ALL DIMENSIONS ARE IN MILLIMETERS. C) DRAWING CONFORMS TO ASME Y14.5M-1994 D) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.

MAD06ArevA





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™ Auto-SPM™ Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™ CTI ™

Current Transfer Logic™ EcoSPARK® EfficentMax™ EZSWITCH™\*

Fairchild<sup>®</sup>

Fairchild Semiconductor® FACT Quiet Series™

FACT<sup>®</sup> FAST® FastvCore™ FETBench™ FlashWriter® \* F-PFS™ FRFET®

Global Power Resource<sup>SM</sup> Green FPS™ Green FPS™ e-Series™

Gmax™ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™

MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ MotionMax™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR®

PDP SPM™ Power-SPM™ PowerTrench® PowerXS™

Programmable Active Droop™

QFET® OSTM Quiet Series™ RapidConfigure™

Saving our world, 1mW /W /kW at a time™ SmartMax™

SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS™ SyncFET™ Sync-Lock™ SYSTEM ®' GENERAL

The Power Franchise®

bwer' franchise TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic<sup>®</sup> TIŃYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TriÉault Detect™ TRUECURRENT™\*

**UHC®** Ultra FRFET™ UniFET™ VCX™ VisualMax™ XS™

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

**LIFE SUPPORT POLICY**FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification                                                               | Product Status | Definition                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                        |                | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary First Production                                                           |                | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed Full Production Datasheet contains find make changes at any t |                | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete Not In Production                                                             |                | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. I41