

# FAN6861 Low-Cost, Highly Integrated, Green-Mode PWM Controller for Peak Power Management

### **Features**

- Low Startup Current: 15µA Maximum
- Green-Mode and Burst-Mode Operation for Low Standby Power Consumption
- Internal Soft Start: 10ms
- Frequency Hopping for EMI Reduction
- Peak-Current Mode Control with Cycle-by-Cycle Current Limiting
- Constant Output Power Limit (Full AC Input Range)
- Built-in Slope Compensation
- Two-Level Over-Current Protection (OCP) with Delayed Shutdown (780ms) for Peak Power Management
- Open-Loop / Over-Load Protection (OLP)
- V<sub>DD</sub> Over-Voltage Protection (OVP)
- Programmable Over-Temperature Protection (OTP)

### Applications

- Switched Mode Power Supply (SMPS) with Motor Load; such as for printer, scanner, motor drivers, etc.
- AC/DC Adapters
- Open-Frame SMPS

### Description

Highly integrated PWM controller, FAN6861 is optimized for applications with motor load; such as printer and scanner, which inherently impose some kind of overload condition on the power supply during acceleration mode. The two-level OCP function allows the SMPS to stably deliver peak power during the motor acceleration mode without causing premature shutdown and while protecting the SMPS from overload condition.

The green-mode and burst-mode functions with a low operating current (2.2mA maximum in green mode) maximize the light load efficiency so that the power supply can meet most stringent standby power regulations.

The frequency-hopping function helps reduce electromagnetic interference (EMI) of a power supply by spreading the energy over a wider frequency range.

The constant power limit function; minimizes the components stress in abnormal condition and helps designer to optimize the power stage more easily.

Many protection functions such; as OCP, OLP, OVP and OTP, are fully integrated into FAN6861, which improves the SMPS reliability without increasing the system cost.

### **Ordering Information**

| Part Number | Operating Temperature Range | Eco Status | Package | Packing Method |  |
|-------------|-----------------------------|------------|---------|----------------|--|
| FAN6861TY   | FAN6861TY -40 to +105°C     |            | SSOT-6  | Tape & Reel    |  |

Ø For Fairchild's definition of Eco Status, please visit: <u>http://www.fairchildsemi.com/company/green/rohs\_green.html</u>.





# **Pin Definitions**

| Pin # | Name  | Description                                                                                                                                                                                                                                                                                                                                                        |
|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | GND   | Ground.                                                                                                                                                                                                                                                                                                                                                            |
| 2     | FB    | This pin is internally connected to the inverting input of the PWM comparator. The collector of an opto-coupler is typically tied to this pin. For stable operation, a capacitor should be placed between this pin and GND. If the voltage of this pin is higher than 4.6V for longer than 780ms, the overload protection is triggered and PWM output is disabled. |
| 3     | RT    | This pin is for programmable over-temperature protection. An external NTC thermistor is connected between this pin and GND pin. Once the voltage of this pin drops below a threshold of 0.7V, PWM output is disabled.                                                                                                                                              |
| 4     | SENSE | This pin is for current sense. This pin senses the voltage across a resistor. The voltage of this pin is compared with the feedback information determining the PWM duty cycle.                                                                                                                                                                                    |
| 5     | VDD   | This pin is the positive supply voltage input.                                                                                                                                                                                                                                                                                                                     |
| 6     | GATE  | The totem-pole output driver to drive the gate of power MOSFET. Soft driving waveform is implemented to reduce EMI.                                                                                                                                                                                                                                                |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. All voltage values, except differential voltages, are given with respect to GND pin.

| Symbol           | Parameter                                                              |                               | Min. | Max.  | Unit |
|------------------|------------------------------------------------------------------------|-------------------------------|------|-------|------|
| V <sub>DD</sub>  | Supply Voltage                                                         |                               |      | 30    | V    |
| VL               | Input Voltage to FB, SENSE, VIN, I                                     | RT,RI Pin                     | -0.3 | 7.0   | V    |
| PD               | Power Dissipation at T <sub>A</sub> <50°C                              |                               |      | 300   | mW   |
| Θ <sub>JC</sub>  | Thermal Resistance (Junction-to-C                                      | ase)                          |      | 208.4 | °C/W |
| TJ               | Operating Junction Temperature                                         |                               | -40  | +150  | °C   |
| T <sub>STG</sub> | Storage Temperature Range                                              |                               | -55  | +150  | °C   |
| TL               | Lead Temperature, Wave Soldering                                       | g, 10 Seconds                 |      | +260  | °C   |
| ESD              | Electrostatio Discharge Conchility                                     | Human Body Model, JESD22-A114 |      | 4.5   | kV   |
| ESD              | Electrostatic Discharge Capability<br>Charge Device Model, JESD22-C101 |                               |      | 1.0   | ιτν  |

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol         | Parameter                     | Min. | Max. | Unit |
|----------------|-------------------------------|------|------|------|
| T <sub>A</sub> | Operating Ambient Temperature | -40  | +105 | °C   |

# **Electrical Characteristics**

 $V_{DD}$  = 15V and  $T_A$  = 25°C, unless otherwise noted.

| Symbol                  | Parameter                                                                             | <b>Test Condition</b>      | Min.                        | Тур.                        | Max.                        | Unit |
|-------------------------|---------------------------------------------------------------------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------|------|
| V <sub>DD</sub> Section | -                                                                                     |                            |                             |                             |                             |      |
| V <sub>DD-OP</sub>      | Continuously Operating Voltage                                                        |                            |                             |                             | 24                          | V    |
| V <sub>DD-ON</sub>      | Turn-On Threshold Voltage                                                             |                            | 16.5                        | 17.5                        | 18.5                        | V    |
| $V_{\text{DD-OFF}}$     | Turn-Off Voltage                                                                      |                            | 8.5                         | 9.5                         | 10.5                        | V    |
| V <sub>DD-SCP</sub>     | Threshold Voltage for Output Short-Circuit<br>Protection (SCP)                        |                            | V <sub>DD-OFF</sub><br>+0.5 | V <sub>DD-OFF</sub><br>+1.0 | V <sub>DD-OFF</sub><br>+1.5 | V    |
| V <sub>DD-OVP</sub>     | V <sub>DD</sub> Over-Voltage Protection (Latch-Off)                                   |                            | 24                          | 25                          | 26                          | V    |
| $V_{\text{DD-LH}}$      | Threshold Voltage for Latch-Off Release                                               |                            | 3                           | 4                           | 5                           | V    |
| I <sub>DD-ST</sub>      | Startup Current                                                                       | V <sub>TH-ON</sub> – 0.16V |                             | 8                           | 15                          | μA   |
| I <sub>DD-OP</sub>      | Normal Operating Supply CurrentWith 1nF Load on<br>Gate, $V_{FB} \ge V_{FB-N}$        |                            |                             | 3                           | 4                           | mA   |
| I <sub>DD-BM</sub>      | Green-Mode Operating Supply Current GATE Open,<br>V <sub>FB</sub> = V <sub>FB-G</sub> |                            |                             |                             | 2.2                         | mA   |
| V <sub>DD-OVP</sub>     | V <sub>DD</sub> Over-Voltage Protection (Latch-Off)                                   |                            | 24                          | 25                          | 26                          | V    |
| t <sub>D-VDDOVP</sub>   | V <sub>DD</sub> OVP Debounce Time                                                     |                            | 100                         | 170                         | 240                         | μs   |
| I <sub>DD-LH</sub>      | Latch-Off Holding Current                                                             | $V_{DD} = 5V$              | 25                          | 40                          | 55                          | μA   |
| Feedback In             | put Section                                                                           |                            |                             |                             |                             |      |
| Av                      | Input Voltage to Current Sense Attenuation                                            | At Green Mode              | 1/4.5                       | 1/4.0                       | 1/3.5                       | V/V  |
| Z <sub>FB</sub>         | Input Impedance                                                                       |                            | 14                          | 16                          | 18                          | kΩ   |
| $V_{\text{FBO}}$        | FB Pin Open Voltage                                                                   |                            | 5.0                         | 5.2                         | 5.4                         | V    |
| $V_{FB-OLP}$            | Threshold Voltage for Open-loop Protection                                            |                            | 4.3                         | 4.6                         | 4.9                         | V    |
| t <sub>D-OLP</sub>      | Open-Loop Protection Delay Time                                                       |                            | 700                         | 780                         | 860                         | ms   |
| t <sub>D-SCP</sub>      | Short-Circuit Protection Delay Time                                                   |                            | 20                          | 25                          | 30                          | ms   |
| Current Sen             | se Section                                                                            |                            |                             |                             |                             |      |
| t <sub>PD</sub>         | Delay to Output                                                                       |                            |                             | 100                         | 250                         | ns   |
| t <sub>LEB</sub>        | Leading-Edge Blanking Time                                                            |                            | 270                         | 360                         |                             | ns   |
| VSTHFL                  | Flat Threshold Voltage for Current Limit                                              | Duty > 51%                 | 0.85                        | 0.89                        | 0.93                        | V    |
| V <sub>STHVA</sub>      | Valley Threshold Voltage for Current Limit                                            | Duty = 0%                  | 0.65                        | 0.70                        | 0.75                        | V    |
| V <sub>OCP</sub>        | OCP Trigger Level                                                                     |                            | 0.47                        | 0.50                        | 0.53                        | V    |
| VSLOPE                  | Slope Compensation                                                                    | Duty = DCY <sub>MAX</sub>  | 0.30                        | 0.33                        | 0.36                        | V    |
| t <sub>ss</sub>         | Soft-Start Time                                                                       |                            | 7.5                         | 10.0                        | 12.5                        | ms   |
| t <sub>D-OCP</sub>      | FB Pin Protection Delay Time for Peak<br>Loading                                      |                            | 700                         | 780                         | 860                         | ms   |

Continued on following page...

### Electrical Characteristics (Continued)

 $V_{DD}$  = 15V and  $T_A$  = 25°C, unless otherwise noted.

| Symbol                   | Parameter                                            |                        | Test Condition                               | Min.  | Тур.  | Max.  | Unit  |
|--------------------------|------------------------------------------------------|------------------------|----------------------------------------------|-------|-------|-------|-------|
| Oscillator So            | ection                                               |                        |                                              |       |       |       |       |
|                          | Normal PWM Frequency                                 | Center<br>Frequency    | $V_{FB} > V_{FB-N}$                          | 60    | 65    | 70    | kHz   |
| fosc                     |                                                      | Jitter Range           | $V_{FB} \geq V_{FB\text{-}N}$                | ±3.7  | ±4.2  | ±4.7  |       |
|                          |                                                      |                        | V <sub>FB</sub> = V <sub>FB-G</sub>          | ±1.27 | ±1.45 | ±1.63 |       |
| t <sub>hop-1</sub>       | Jitter Period 1                                      |                        | $V_{FB} \geq V_{FB-N}$                       | 3.9   | 4.4   | 4.9   | ms    |
| t <sub>hop-3</sub>       | Jitter Period 3                                      |                        | V <sub>FB</sub> = V <sub>FB-G</sub>          | 10.2  | 11.5  | 12.8  | ms    |
| f <sub>OSC-G</sub>       | Green-Mode Minimum Free                              | quency                 |                                              | 18.0  | 22.5  | 25.0  | kHz   |
| $V_{\text{FB-N}}$        | Beginning of Green-On<br>Mode at FB Level            | Pin, FB Voltage        |                                              | 2.60  | 2.85  | 3.10  | V     |
| $V_{\text{FB-G}}$        | Beginning of Green-Off<br>Mode at FB Level           | Pin, FB Voltage        |                                              | 2.0   | 2.2   | 2.4   | V     |
| S <sub>G</sub>           | Slope for Green-Mode Mod                             | Iulation               |                                              |       | 65    |       | Hz/mV |
| V <sub>FB-ZDC</sub>      | FB Threshold Voltage for Z                           | ero-duty               |                                              | 1.7   | 1.9   | 2.1   | V     |
| f <sub>DV</sub>          | Frequency Variation vs. V <sub>D</sub>               | <sub>D</sub> Deviation | V <sub>DD</sub> = 11.5V to 20V               | 0     | 0.02  | 2.00  | %     |
| f <sub>DT</sub>          | Frequency Variation vs. Temperature Deviation        |                        | T <sub>A</sub> = -30 to 85°C                 |       |       | 2     | %     |
| PWM Outpu                | t Section                                            |                        |                                              |       |       |       |       |
| DCY <sub>MAX</sub>       | Maximum Duty Cycle                                   |                        |                                              | 65    | 70    | 75    | %     |
| V <sub>OL</sub>          | Output Voltage LOW                                   |                        | V <sub>DD</sub> = 15V, I <sub>O</sub> = 50mA |       |       | 1.5   | V     |
| V <sub>OH</sub>          | Output Voltage HIGH                                  |                        | V <sub>DD</sub> = 12V, I <sub>O</sub> = 50mA | 8     |       |       | V     |
| t <sub>R</sub>           | Rising Time                                          |                        | GATE = 1nF                                   |       | 230   |       | ns    |
| t <sub>F</sub>           | Falling Time                                         |                        | GATE = 1nF                                   |       | 30    |       | ns    |
| VCLAMP                   | Gate Output Clamping Volt                            | age                    | V <sub>DD</sub> = 20V                        | 15.00 | 16.75 | 18.50 | V     |
| Over-Tempe               | erature Protection (OTP) Se                          | ction                  |                                              |       |       |       |       |
| I <sub>RT</sub>          | Output Current of RT Pin                             |                        |                                              | 90    | 99    | 108   | μA    |
| V <sub>RTO</sub>         | RT Pin Open Voltage                                  |                        |                                              |       | 3.7   |       | V     |
| V <sub>OTP1</sub>        | Threshold Voltage for Over-Temperature<br>Protection |                        |                                              | 0.92  | 1.00  | 1.08  | V     |
| t <sub>DOTP-LATCH</sub>  | Over-Temperature Latch-C                             | off Debounce           | V <sub>FB</sub> = V <sub>FB-N</sub>          | 15    | 17    | 19    | ms    |
| UUIF-LAIGH               |                                                      |                        | V <sub>FB</sub> = V <sub>FB-G</sub>          | 40    | 51    | 62    |       |
| V <sub>OTP2</sub>        | Second Threshold Voltage<br>Temperature Protection   | for Over-              |                                              | 0.65  | 0.70  | 0.75  | V     |
| t <sub>DOTP2-LATCH</sub> | Second Over-Temperature Latch-Off<br>Debounce        |                        |                                              | 50    | 100   | 150   | μS    |

# Electrical Characteristics (Continued)

 $V_{DD}$  = 15V and  $T_A$  = 25°C, unless otherwise noted.

| Symbol                  | Parameter                                                    | <b>Test Condition</b>                        | Min.  | Тур.  | Max.  | Unit |
|-------------------------|--------------------------------------------------------------|----------------------------------------------|-------|-------|-------|------|
| PWM Output              | Section                                                      |                                              |       |       |       | •    |
| DCY <sub>MAX</sub>      | Maximum Duty Cycle                                           |                                              | 65    | 70    | 75    | %    |
| V <sub>OL</sub>         | Output Voltage LOW                                           | V <sub>DD</sub> = 15V, I <sub>O</sub> = 50mA |       |       | 1.5   | V    |
| V <sub>OH</sub>         | Output Voltage HIGH                                          | V <sub>DD</sub> = 12V, I <sub>O</sub> = 50mA | 8     |       |       | V    |
| t <sub>R</sub>          | Rising Time                                                  | GATE = 1nF                                   |       | 230   |       | ns   |
| t <sub>F</sub>          | Falling Time                                                 | GATE = 1nF                                   |       | 30    |       | ns   |
| VCLAMP                  | Gate Output Clamping Voltage                                 | V <sub>DD</sub> = 20V                        | 15.00 | 16.75 | 18.50 | V    |
| Over-Tempe              | rature Protection (OTP) Section                              |                                              |       |       |       |      |
| I <sub>RT</sub>         | Output Current of RT Pin                                     |                                              | 90    | 99    | 108   | μA   |
| V <sub>RTO</sub>        | RT Pin Open Voltage                                          |                                              |       | 3.7   |       | V    |
| V <sub>OTP1</sub>       | Threshold Voltage for Over-Temperature Protection            |                                              | 0.92  | 1.00  | 1.08  | V    |
|                         | Quer Temperature Leteh Off Deheunee                          | V <sub>FB</sub> = V <sub>FB-N</sub>          | 15    | 17    | 19    | 2    |
| t <sub>DOTP-LATCH</sub> | Over-Temperature Latch-Off Debounce                          | V <sub>FB</sub> = V <sub>FB-G</sub>          | 40    | 51    | 62    | ms   |
| V <sub>OTP2</sub>       | Second Threshold Voltage for Over-<br>Temperature Protection |                                              | 0.65  | 0.70  | 0.75  | V    |
| tdotp2-latch            | Second Over-Temperature Latch-Off<br>Debounce                |                                              | 50    | 100   | 150   | μS   |









Figure 7. Operating Current (IDD-OP) vs. Temperature





Figure 6. Turn-Off Threshold Voltage (V<sub>DD-OFF</sub>) vs. Temperature



Figure 8. Normal PWM Frequency (fosc) vs. Temperature









Figure 11. FB Threshold Voltage For Frequency Reduction (V<sub>FB-N</sub>) vs. Temperature



Figure 13. FB Threshold Voltage for Zero Duty (V<sub>FB-ZDC</sub>) vs. Temperature



Figure 15. Second Threshold Voltage for Over-Temperature Protection (V<sub>OPT2</sub>) vs. Temperature



Figure 12. FB Voltage at f<sub>OSC-G</sub> (V<sub>FB-N</sub>) vs. Temperature



Figure 14. Threshold Voltage for Over-Temperature Protection (V<sub>OTP1</sub>) vs. Temperature





### **Operation Description**

#### **Startup Operation**

Figure 17 shows the typical startup circuit and transformer auxiliary winding for FAN6861 application. Before FAN6861 begins switching operation, it consumes only startup current (typically 8µA) and the current supplied through the startup resistor charges the V<sub>DD</sub> capacitor (C<sub>DD</sub>). When V<sub>DD</sub> reaches turn-on voltage of 17.5V (V<sub>DD-ON</sub>), FAN6861 begins switching and the current consumed increases to 3mA. Then, the power required is supplied from the transformer auxiliary winding. The large hysteresis of V<sub>DD</sub> (8V) provides more holdup time, which allows using small capacitor for V<sub>DD</sub>. The startup resistor is typically connected to AC line for a fast reset of latch protection.



#### **Green-Mode Operation**

The FAN6861 uses feedback voltage (V<sub>FB</sub>) as an indicator of the output load and modulates the PWM frequency, as shown in Figure 18, such that the switching frequency decreases as load decreases. In heavy load conditions, the switching frequency is 65KHz. Once V<sub>FB</sub> decreases below V<sub>FB-N</sub> (2.85V), the PWM frequency starts to linearly decrease from 65KHz to 22kHz to reduce the switching losses. As V<sub>FB</sub> decreases below  $V_{FB-G}$  (2.2V), the switching frequency is fixed at 22.5kHz and FAN6861 enters into deep green mode, where the operating current reduces to 2.2mA (maximum), further reducing the standby power consumption. As V<sub>FB</sub> decreases below V<sub>FB-ZDC</sub> (1.9V), FAN6861 enters into burst-mode operation. When V<sub>FB</sub> drops below V<sub>FB-ZDC</sub>, FAN6861 stops switching and the output voltage starts to drop, which causes the feedback voltage to rise. Once  $V_{FB}$  rises above  $V_{FB-ZDC}$ , switching resumes. Burst mode alternately enables and disables switching, thereby reducing switching loss in standby mode, as shown in Figure 19.



### **Frequency Hopping**

EMI reduction is accomplished by frequency hopping, which spreads the energy over a wider frequency range than the bandwidth measured by the EMI test equipment. An internal frequency hopping circuit changes the switching frequency between 60.8kHz and 69.2kHz with a period of 4.4ms, as shown in Figure 20.



#### **Protections**

Self-protective functions include  $V_{DD}$  Over-Voltage Protection (OVP), Open-Loop/Overload Protection (OLP), Over-Current Protection (OCP), Over-Temperature Protection (OTP). Among them, OLP, OCP, and SCP are auto-restart mode protections; while OVP and OTP are latch-mode protections.

Auto-Restart Mode Protection: Once a fault condition is detected, switching is terminated and the MOSFET remains off. This causes  $V_{DD}$  to fall because no more power is delivered from auxiliary winding. When  $V_{DD}$ falls to  $V_{DD-OFF}$  (9.5V), the protection is reset and the operating current reduces to startup current, which causes  $V_{DD}$  to rise. FAN6861 resumes normal operation when  $V_{DD}$  reaches  $V_{DD-ON}$  (17.5V). In this manner, the auto-restart can alternately enable and disable the switching of the MOSFET until the fault condition is eliminated (see Figure 21).

**Latch-Mode Protection:** Once this protection is triggered, switching is terminated and the MOSFET remains off. The latch is reset only when  $V_{DD}$  is discharged below 4V by unplugging AC power line.





FAN6861 has two levels of over-current protection thresholds. One is for pulse-by-pulse current limit, which turns off MOSFET for the remainder of the switching cycle when the sensing voltage of MOSFET drain current reaches the threshold. The other threshold is for the over-current protection, which shuts down the MOSFET gate when the sensing voltage of MOSFET drain current is above the threshold longer than the shutdown delay time (780ms).

This two-level OCP protection is designed for applications with peak load characteristics, such as printers and scanners.

These applications have motor load and inherently impose over-load condition on the power supply during

acceleration mode. Therefore, the protection circuit should be triggered after a specified time to determine whether it is a transient situation or an abnormal situation.



Figure 22. Two-Level OCP Operation

#### **Open-Loop / Over-Load Protection (OLP)**

When the upper branch of the voltage divider for the shunt regulator (KA431 shown) is broken, as shown in Figure 23, there is no current flowing through the optocoupler transistor, which pulls up the feedback voltage to 5.2V.

When the feedback voltage is above 4.6V longer than 780ms, OLP is triggered. This protection is also triggered when the SMPS output drops below the nominal value longer than 780ms due to the overload condition.



#### V<sub>DD</sub> Over-Voltage Protection (OVP)

 $V_{\text{DD}}$  over-voltage protection prevents IC damage caused by over voltage on the  $V_{\text{DD}}$  pin. The OVP is triggered when  $V_{\text{DD}}$  voltage reaches 25V. It has a debounce time (typically 250µs) to prevent false trigger by switching noise.

#### **Over-Temperature Protection (OTP)**

The OTP circuit is composed of current source and voltage comparators. Typically NTC thermistor is connected between the RT pin and the GND pin. Once the voltage of this pin drops below a threshold of 0.7V, PWM output is disabled. Another comparator with 1V threshold is used to introduce hysteresis of OTP.

### **Constant Output Power Limit**

FAN6861 has saw-limiter for pulse-by-pulse current limit, which guarantees almost constant power limit over different line voltages of universal input range.

The conventional pulse-by-pulse current limiting scheme has a constant threshold for current limit comparator, which results in higher power limit for high line voltage. FAN6861 has a sawtooth current limit threshold that increases progressively within a switching cycle, which provides lower current limit for high line and makes the actual power limit level almost constant over different line voltages of universal input range, as shown in Figure 24.



Figure 24. Sawtooth Current Limiter

### Leading-Edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn-on spike occurs across the sense-resistor caused by primary-side capacitance and secondary-side rectifier reverse recovery. To avoid premature termination of the switching pulse, a leading-edge blanking time is built in. During this blanking period (360ns), the PWM comparator is disabled and cannot switch off the gate driver. Thus, RC filter with a small RC time constant is enough for current sensing.



Figure 25. Current Sense R-C Filter

#### Soft-Start

The FAN6861 has an internal soft-start circuit that increases pulse-by-pulse current-limit comparator inverting input voltage slowly after it starts. The typical soft-start time is 10ms. The pulsewidth to the power MOSFET is progressively increased to establish the correct working conditions for transformers, rectifier diodes, and capacitors. The voltage on the output capacitors is progressively increased with the intention of smoothly establishing the required output voltage. It also helps to prevent transformer saturation and reduce the stress on the secondary diode during startup.





Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <u>http://www.fairchildsemi.com/packaging/</u>. FAN6861 — Low-Cost, Highly Integrated, Green-Mode PWM Controller for Peak Power Management



FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR ORCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are
  intended for surgical implant into the body or (b) support or sustain life,
  and (c) whose failure to perform when properly used in accordance
  with instructions for use provided in the labeling, can be reasonably
  expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and provide fairchild and our Authorized Distributors will stand behind all waranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Datasheet Identification Product Status   |                   | Definition                                                                                                                                                                                             |  |  |  |  |
|-------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Advance Information Formative / In Design |                   | Datasheet contains the design specifications for product development. Specifications may change in<br>any manner without notice.                                                                       |  |  |  |  |
|                                           |                   | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |  |
| No Identification Needed Full Production  |                   | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes<br>at any time without notice to improve the design.                                               |  |  |  |  |
| Obsolete                                  | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |  |  |  |  |

Rev. 140

П

AN6861

I

Low-Cost, Highly Integrated, Green-Mode PWM Controller for Peak Power Management