

February 2012

# **FAN53540** 2.4MHz, 5A TinyBuck™ Synchronous Buck Regulator

### **Features**

- 2.4MHz Fixed-Frequency Operation
- Best-in-Class Load Transient Response
- 5A Output Current Capability
- 2.7V to 5.5V Input Voltage Range
- Adjustable Output Voltage: 0.8V to VIN. 0.9
- PFM Mode for High Efficiency in Light Load (Forced PWM Available on MODE Pin)
- 50µA Typical Quiescent Current in PFM Mode
- External Frequency Synchronization
- Low Ripple Light-Load PFM Mode with Forced PWM Control
- Power Good Output
- Internal Soft-Start
- Input Under-Voltage Lockout (UVLO)
- Thermal Shutdown and Overload Protection
- No External Compensation Required
- 20-Bump WLCSP

# **Applications**

- Set-Top Box
- Hard Disk Drive
- Communications Cards
- **DSP Power**

# Description

The FAN53540 is a step-down switching voltage regulator that delivers an adjustable output from an input voltage supply of 2.7V to 5.5V. Using a proprietary architecture with synchronous rectification, the FAN53540 is capable of delivering 5A at over 90% efficiency, while maintaining a very high efficiency of over 80% at load currents as low as 2mA. The regulator operates at a nominal fixed frequency of 2.4MHz, which reduces the value of the external components to 470nH for the output inductor and 20µF for the output capacitor. Additional output capacitance can be added to improve regulation during load transients without affecting stability and inductance up to 1.2µH may be used with additional output capacitance.

At moderate and light loads, pulse frequency modulation (PFM) is used to operate the device in power-save mode with a typical quiescent current of 50µA. Even with such a low quiescent current, the part exhibits excellent transient response during large load swings. At higher loads, the system automatically switches to fixed-frequency control, operating at 2.4MHz. In shutdown mode, the supply current drops below 1µA, reducing power consumption. PFM mode can be disabled if constant frequency is desired. The FAN53540 is available in a 20-bump 1.96mm x 1.56mm Wafer-Level Chip-Scale Package (WLCSP).



Figure 1. Typical Application

# **Ordering Information**

| Part Number | Temperature Range | Package                                                                             | Packing Method |
|-------------|-------------------|-------------------------------------------------------------------------------------|----------------|
| FAN53540UCX |                   | 20-Ball Wafer-Level, Chip-Scale Package (WLCSP), 4x5 Array, 0.4mm Pitch, 250µm Ball | Tape and Reel  |

# **Recommended External Components**

Table 1. Recommended External Components for 5A Maximum Load Current

| Component        | Description                     | Vendor                  | Parameter | Typical | Unit |
|------------------|---------------------------------|-------------------------|-----------|---------|------|
| L1               | 470nH Nominal                   | See Table 2             | L         | 0.47    | μН   |
| Соит             | 10μF, 6.3V, X5R, 0805, 2 Pieces | GRM21BR60J106M (Murata) | С         | 10      |      |
| C <sub>IN</sub>  | 10μF, 6.3V, X5R, 0805           | C2012X5R0J106M (TDK)    | C         | 10      | μF   |
| C <sub>IN1</sub> | 10nF, 25V, X7R, 0402            | Any                     | С         | 10      | nF   |

## **Table 2. Recommended Inductors**

|                                |                    |        |          |                                   |     | Componer | t Dimensions |
|--------------------------------|--------------------|--------|----------|-----------------------------------|-----|----------|--------------|
| Manufacturer                   | Part#              | L (nH) | DCR (mΩ) | I <sub>MAXDC</sub> <sup>(1)</sup> | L   | W        | Н            |
| Bourns                         | SRP5012-R47M       | 470    | 19       | 6.0                               | 5.1 | 4.5      | 1.2          |
| Bourns                         | SRP4012-R47M       | 470    | 20       | 5.5                               | 4.6 | 4.0      | 1.2          |
| Coilcraft                      | XPL4020-471ML      | 470    | 19       | 7.2                               | 4.2 | 4.2      | 2.0          |
| Inter-Technical <sup>(2)</sup> | SC2511-R47M        | 470    | 2.6      | 16.0                              | 6.5 | 6.5      | 3.0          |
| TDK                            | VLC5020T-R47M      | 470    | 15       | 5.4                               | 5.0 | 5.0      | 2.0          |
| Vishay                         | IHLP1616ABERR47M01 | 470    | 20       | 5.0                               | 4.5 | 4.1      | 1.2          |

#### Notes:

- 1.  $I_{MAXDC}$  is the lesser current to produce  $40^{\circ}$ C temperature rise or 30% inductance roll-off.
- 2. Inductor used for efficiency and temperature rise measurements.

# **Pin Configuration**



Figure 2. Top View



Figure 3. Top View Bottom View

# **Pin Definitions**

| Bump#              | Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|--------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| A1                 | PGOOD | ower Good. This open-drain pin pulls LOW if the output falls out of regulation or is in soft-start.                                                                                                                                                                                                                                                                                                                           |  |  |  |
| A2                 | EN    | <b>nable</b> . The device is in Shutdown Mode when this pin is LOW. Do not leave this pin floating. When ing HIGH, use at least a $1kΩ$ series resistor if $V_{IN}$ is expected to exceed 4.5V.                                                                                                                                                                                                                               |  |  |  |
| A3                 | FB    | FB. Connect to resistor divider. The IC regulates this pin to 0.8V.                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| A4                 | VOUT  | VOUT. Sense pin for V <sub>OUT</sub> . Connect directly to C <sub>OUT</sub> .                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| В1                 | MODE  | <b>ODE</b> / <b>SYNC</b> . A logic 0 allows the IC to automatically switch to PFM during light loads. When held IGH, the IC to stays in PWM Mode. The regulator also synchronizes its switching frequency to four mes (4X) the frequency provided on this pin ( $f_{\text{MODE}}$ ). Do not leave this pin floating. When tying HIGH, se at least a $1k\Omega$ series resistor if $V_{\text{IN}}$ is expected to exceed 4.5V. |  |  |  |
| B2, B3,<br>C1 – C4 | GND   | <b>Ground</b> . Low-side MOSFET is referenced to this pin. C <sub>IN</sub> and C <sub>OUT</sub> should be returned with a minimal path to these pins.                                                                                                                                                                                                                                                                         |  |  |  |
| B4                 | AGND  | <b>Analog Ground</b> . All signals are referenced to this pin. Avoid routing high dV/dt AC currents through this pin.                                                                                                                                                                                                                                                                                                         |  |  |  |
| D1, D2,<br>E1, E2  | VIN   | Power Input Voltage. Connect to input power source. Connect to C <sub>IN</sub> with minimal path.                                                                                                                                                                                                                                                                                                                             |  |  |  |
| D3, D4,<br>E3, E4  | SW    | Switching Node. Connect to inductor.                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           |                          | Parameter                            |      |                    |    |
|------------------|--------------------------|--------------------------------------|------|--------------------|----|
|                  | SW, VIN Pins             |                                      | -0.3 | 7.0 <sup>(3)</sup> |    |
| V <sub>IN</sub>  | Other Dine               | Tied without Series Impedance        | -0.3 | 4.5                | V  |
|                  | Other Pins               | Tied through Series Resistance ≥100Ω | -0.3 | V <sub>IN</sub>    |    |
| ESD              | Electrostatic Discharge  | Human Body Model per JESD22-A114     | 22   | 250                | V  |
| E9D              | Protection Level         | Charged Device Model per JESD22-C101 | 1500 |                    | V  |
| TJ               | Junction Temperature     |                                      | -40  | +150               | °C |
| T <sub>STG</sub> | Storage Temperature      |                                      | -65  | +150               | °C |
| T <sub>L</sub>   | Lead Soldering Temperate | ure, 10 Seconds                      |      | +260               | °C |

#### Note:

- 3.  $V_{IN}$  slew rate is limited to  $1V/\mu s$ .
- Lesser of 7V or V<sub>IN</sub>+0.3V.

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol           | Parameter                      | Min. | Тур. | Max.           | Unit |
|------------------|--------------------------------|------|------|----------------|------|
| V <sub>IN</sub>  | Supply Voltage Range           | 2.7  |      | 5.5            | V    |
| V <sub>OUT</sub> | Output Voltage Range           | 0.8  |      | 90% Duty Cycle | V    |
| l <sub>out</sub> | Output Current                 | 0    | 7    | 5              | Α    |
| L                | Inductor                       |      | 0.47 | 1.20           | μH   |
| C <sub>IN</sub>  | Input Capacitor                |      | 10   | /              | μF   |
| C <sub>OUT</sub> | Output Capacitor               |      | 20   |                | μF   |
| T <sub>A</sub>   | Operating Ambient Temperature  | -40  |      | +85            | °C   |
| TJ               | Operating Junction Temperature | -40  | -    | +125           | °C   |

# **Thermal Properties**

|   | Symbol        | Parameter                              | Typical           | Unit |
|---|---------------|----------------------------------------|-------------------|------|
| ſ | $\theta_{JA}$ | Junction-to-Ambient Thermal Resistance | 38 <sup>(5)</sup> | °C/W |

#### Note:

5. See Thermal Considerations in the Applications section.

# **Electrical Characteristics**

Minimum and maximum values are at  $V_{IN}$ =2.7V to 5.5V, and  $T_A$ =-40°C to +85°C, unless otherwise noted. Typical values are at  $T_A$ =25°C,  $V_{IN}$ =5V, and  $V_{OUT}$ =1.2V.

| Symbol                                   | Parameter                                                     | Condition                                                  | Min.  | Тур.  | Max.  | Unit |
|------------------------------------------|---------------------------------------------------------------|------------------------------------------------------------|-------|-------|-------|------|
| Power Su                                 | pplies                                                        |                                                            |       |       |       |      |
|                                          | 0 :                                                           | I <sub>LOAD</sub> =0, MODE=0 (AUTO PFM/PWM)                |       | 50    |       | μΑ   |
| $I_{Q}$                                  | Quiescent Current                                             | I <sub>LOAD</sub> =0, MODE=1 (Forced PWM)                  |       | 30    |       | mA   |
| I <sub>SD</sub>                          | Shutdown Supply Current                                       | EN=GND                                                     |       | 0.1   | 10    | μA   |
|                                          | Linday Veltaga Laglant Thurshald                              | V <sub>IN</sub> Rising                                     |       | 2.67  | 2.80  | V    |
| $V_{\text{UVLO}}$                        | Under-Voltage Lockout Threshold                               | V <sub>IN</sub> Falling                                    | 2.1   | 2.3   |       | V    |
| V <sub>UVHYST</sub>                      | Under-Voltage Lockout Hysteresis                              |                                                            |       | 365   |       | mV   |
| Logic Pin                                | s                                                             |                                                            |       |       |       |      |
| V <sub>IH</sub>                          | High-Level Input Voltage                                      |                                                            | 1.05  |       |       | V    |
| V <sub>IL</sub>                          | Low-Level Input Voltage                                       |                                                            |       |       | 0.4   | V    |
| V <sub>LHYST</sub>                       | Logic Input Hysteresis Voltage                                |                                                            |       | 140   |       | mV   |
| I <sub>IN</sub>                          | Input Bias Current                                            | Input Tied to GND or 1ΩK Resistor to VIN                   |       | 0.01  | 1.00  | μΑ   |
| I <sub>OUTL</sub>                        | PGOOD Pull-Down Current                                       | V <sub>PGOOD</sub> =0.4V                                   | 1     |       |       | mA   |
| I <sub>OUTH</sub>                        | PGOOD HIGH Leakage Current                                    | V <sub>PGOOD</sub> =V <sub>IN</sub>                        |       | 0.01  | 1.00  | μΑ   |
| V <sub>OUT</sub> Reg                     | ulation                                                       |                                                            |       |       |       |      |
|                                          |                                                               | T <sub>A</sub> =25°C, Forced PWM                           | 0.792 | 0.800 | 0.808 | V    |
| $V_{REF}$                                | Output Reference DC Accuracy, Measured at FB Pin              | T <sub>A</sub> =-40°C to 85°C, Forced PWM                  | 0.787 | 0.800 | 0.813 | V    |
|                                          | inteasured at 1 B 1 III                                       | AUTO PFM/PWM                                               | 0.784 | 0.800 | 0.824 | V    |
| $\frac{\Delta V_{OUT}}{\Delta I_{LOAD}}$ | Load Regulation                                               | MODE=V <sub>IN</sub> (Forced PWM)                          |       | -0.02 |       | %/A  |
| $\frac{\Delta V_{OUT}}{\Delta V_{IN}}$   | Line Regulation                                               | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V, I <sub>OUT(DC)</sub> =1.5A  |       | -0.16 |       | %/V  |
| I <sub>REF</sub>                         | FB Pin Leakage Current                                        | FB=0.8V                                                    |       | 1     |       | nA   |
| $\Delta V_{OUT}$                         | Transient Response                                            | I <sub>LOAD</sub> Step 0.1A to 1.5A, t <sub>R</sub> =100ns |       | -30   |       | mV   |
| Power Sv                                 | vitch and Protection                                          |                                                            |       |       |       |      |
| R <sub>DS(ON)P</sub>                     | P-Channel MOSFET On Resistance                                |                                                            |       | 33    |       | mΩ   |
| R <sub>DS(ON)N</sub>                     | N-Channel MOSFET On Resistance                                |                                                            |       | 28    |       | mΩ   |
|                                          |                                                               | Open Loop                                                  | 5.8   | 7.5   | 8.8   | Α    |
| I <sub>LIMPK</sub>                       | P-MOS Peak Current Limit                                      | Closed Loop                                                |       | 8     |       | Α    |
| T <sub>LIMIT</sub>                       | Thermal Shutdown                                              |                                                            |       | 155   |       | °C   |
| T <sub>HYST</sub>                        | Thermal Shutdown Hysteresis                                   |                                                            |       | 20    |       | °C   |
|                                          | ·                                                             | Rising Threshold                                           |       | 6.1   |       | V    |
| $V_{SDWN}$                               | Input OVP Shutdown                                            | Falling Threshold                                          | 5.5   | 5.8   |       | V    |
| Frequenc                                 | y Control                                                     |                                                            |       |       |       |      |
| f <sub>SW</sub>                          | Oscillator Frequency                                          |                                                            | 2.1   | 2.4   | 3.0   | MHz  |
| f <sub>MODE</sub>                        | MODE Pin Synchronization Range                                | External Square-Wave, 30% to 70% Duty Cycle                | 525   | 600   | 700   | kHz  |
| Soft-Start                               | and Output Discharge                                          | - 1                                                        |       |       |       |      |
| t <sub>SS</sub>                          | Regulator Enable to Regulated V <sub>OUT</sub> (Rising PGOOD) |                                                            |       | 1.2   |       | ms   |
| R <sub>DIS</sub>                         | Output Discharge Resistance                                   | EN=0V                                                      |       | 175   |       | Ω    |

#### **Typical Characteristics** Unless otherwise specified; V<sub>IN</sub>=5V, V<sub>OUT</sub>=1.2V, V<sub>MODE</sub>=0V, T<sub>A</sub>=25°C, circuit in Figure 1, and components per Table 1. 90% 90% 85% Efficiency 85% Efficiency 80% 80% 2.7 VIN 40C 3.3 VIN - +25C 5.0 VIN - +85C 5.5 VIN 70% 70% 1000 1000 2000 5000 Load Current (mA) Load Current (mA) Figure 4. Efficiency vs. ILOAD, 1.2VOUT Figure 5. Efficiency vs. ILOAD, 1.2VOUT 90% 90% 85% 85% Efficiency Efficiency 80% 80% 2.7 VIN -40C 75% 3.3 VIN +25C 5.0 VIN +85C 5.5 VIN 70% 70% 1000 2000 3000 1000 2000 3000 5000 Load Current (mA) Load Current (mA) Figure 6. Efficiency vs. I<sub>LOAD</sub>, 1.8V<sub>OUT</sub> Figure 7. Efficiency vs. I<sub>LOAD</sub>, 1.8V<sub>OUT</sub> 100% 100% 95% 95% 90% 90% Efficiency Efficiency 85% 85% 40C 80% 80% 5.0 VIN +25C 5.5 VIN +85C 75% 75% 1000 1000 2000 2000 4000 5000 4000 5000 Load Current (mA) Load Current (mA) Figure 8. Efficiency vs. $I_{\text{LOAD}}$ , 3.3 $V_{\text{OUT}}$ Figure 9. Efficiency vs. I<sub>LOAD</sub>, 3.3V<sub>OUT</sub>

#### **Typical Characteristics** Unless otherwise specified; $V_{IN}$ =5V, $V_{OUT}$ =1.2V, $V_{MODE}$ =0V, $T_A$ =25°C, circuit in Figure 1, and components per Table 1. 4.2 VIN 65 5.0 VIN 30 - 3.3 VIN 60 5.5 VIN - 5.0 VIN 55 25 50 45 20 40 Vour Shift (mV) Vour Shift (mV) 35 15 30 25 10 20 15 5 10 5 0 0 1000 2000 3000 4000 5000 1000 2000 4000 0 0 5000 Load Current (mA) Load Current (mA) Figure 11. Regulation, 3.3V<sub>OUT</sub> Figure 10. Regulation, 1.2V<sub>OUT</sub> 1,400 1,400 1,200 1,200 1,000 1,000 Load Current (mA) Load Current (mA) 800 800 600 600 400 400 200 200 PFM Enter PFM Enter 0 0 Input Voltage (V) Input Voltage (V) Figure 12. PFM / PWM Boundaries, 1.2Vout Figure 13. PFM / PWM Boundaries, 3.3Vout 30 3,000 3.6VIN, Auto 3.6VIN, PWM 25 2,500 5.0VIN. Auto Switching Frequency (KHz) 5.0VIN, PWM Output Ripple (mVpp) 20 2,000 15 1,500 10 1,000 3.6VIN. Auto 5.0VIN, Auto 5 500 0 0 1000 2000 3000 4000 5000 1000 2000 3000 4000 5000 Load Current (mA) Load Current (mA) Figure 14. Output Voltage Ripple Figure 15. Switching Frequency

# **Typical Characteristics**

Unless otherwise specified;  $V_{IN}$ =5V,  $V_{OUT}$ =1.2V,  $V_{MODE}$ =0V,  $T_A$ =25°C, circuit in Figure 1, and components per Table 1.





Figure 16. Quiescent Current, Auto Mode, EN=VIN

Figure 17. Quiescent Current, PMW Mode, EN=VIN





Figure 18. Power Supply Rejection (PSRR)

Figure 19. Inductor Efficiency Comparison, 5.0VIN



Figure 20. Line Transient,  $50\Omega$  Load,  $t_R=t_F=10\mu s$ 

Figure 21. Line Transient, I<sub>LOAD</sub>=1.0A, t<sub>R</sub>=t<sub>F</sub>=10μs

# **Typical Characteristics**

Unless otherwise specified;  $V_{IN}$ =5V,  $V_{OUT}$ =1.2V,  $V_{MODE}$ =0V,  $T_A$ =25°C, circuit in Figure 1, and components per Table 1.



Figure 22. Load Transient, 0.1-1.5A Load,  $t_R$ = $t_F$ =100ns

Figure 23. Load Transient, 0.1-3.0A Load,  $t_R$ = $t_F$ =100ns,  $C_{OUT}$ = $2x22\mu F$ 



Figure 24. Startup / Shutdown, No Load

Figure 25. Startup / Shutdown, 240m $\Omega$  Load,  $C_{OUT}$ =2x22 $\mu$ F



Figure 26. Overload Protection and Recovery

Figure 27. Startup into Overload

## **Operation Description**

The FAN53540 is a step-down switching voltage regulator that delivers an adjustable output from an input voltage supply of 2.7V to 5.5V. Using a proprietary architecture with synchronous rectification, the FAN53540 is capable of delivering up to 5A at over 90% efficiency. The regulator operates at a nominal frequency of 2.4MHz at full load, which reduces the value of the external components to 470nH for the output inductor and  $20\mu F$  for the output capacitor. High efficiency is maintained at light load with single-pulse PFM Mode.

#### **Control Scheme**

The FAN53540 uses a proprietary non-linear, fixed-frequency PWM modulator to deliver very fast load transient response, while maintaining a constant switching frequency over a wide range of operating conditions.

Regulator performance is independent of the output capacitor ESR, allowing for the use of ceramic output capacitors. Although this type of operation normally results in a switching frequency that varies with input voltage and load current, an internal frequency loop holds the switching frequency constant over a large range of input voltages and load currents.

For very light loads, the FAN53540 operates in Discontinuous Current (DCM) single-pulse PFM Mode, which produces low output ripple compared with other PFM architectures. Transition between PWM and PFM is seamless, with a glitch of less than 3% of  $V_{\text{OUT}}$  during the transition between DCM and CCM Modes.

PFM Mode is disabled by holding the MODE pin HIGH. The IC synchronizes to the MODE pin frequency. When synchronizing to the MODE pin, PFM Mode is disabled.

## **Setting Output Voltage**

The output voltage is set by the R1, R2, and V<sub>REF</sub> (0.8V):

$$\frac{R1}{R2} = \frac{V_{OUT} - V_{REF}}{V_{REF}} \tag{1}$$

R1 must be set at or below  $100K\Omega$ ; therefore:

$$R2 = \frac{R1 \bullet 0.8}{(V_{OUT} - 0.8)}$$
 (2)

For example, for  $V_{OUT}$ =1.2V, R1=100K $\Omega$ , R2=200K $\Omega$ .

#### **Enable and Soft-Start**

When the EN pin is LOW, the IC is shut down, all internal circuits are off, and the part draws very little current. Raising EN above its threshold voltage activates the part and starts the soft-start cycle. During soft-start, the modulator's internal reference is ramped slowly to minimize surge currents on the input and prevents overshoot of the output voltage.

If large values of output capacitance are used, the regulator may fail to start. If  $V_{\text{OUT}}$  fails to achieve regulation within 1.2ms from the beginning of soft-start, the regulator shuts down and waits 1.6ms before attempting a restart. If the regulator is in current limit for 16 consecutive PWM cycles, the regulator shuts down before restarting 1.6ms later. This

limits the  $C_{\text{OUT}}$  capacitance when a heavy load (  $I_{\text{LOAD(SS)}}$  ) is applied during the startup.

The maximum C<sub>OUT</sub> capacitance for successful starting with a heavy constant-current load is approximately:

$$C_{OUT_{MAX}} \approx (5.8 - I_{LOAD}) \bullet \frac{800}{V_{OUT}}$$
 (3)

where  $C_{\text{OUTMAX}}$  is expressed in  $\mu\text{F}$  and  $I_{\text{LOAD}}$  is the load current during soft-start, expressed in A.

Diode Emulation Mode is employed during soft-start, allowing the IC to start into a pre-charged output. Diode emulation prohibits reverse inductor current from flowing through the synchronous rectifier.

When EN is LOW, a 150 $\Omega$  resistor discharges  $V_{OUT}$ .

## **Under-Voltage Lockout (UVLO)**

When EN is HIGH, the under-voltage lockout keeps the part from operating until the input supply voltage rises high enough to operate properly. This ensures no misbehavior of the regulator during startup or shutdown.

## Input Over-Voltage Protection (OVP)

When  $V_{\text{IN}}$  exceeds  $V_{\text{SDWN}}$  (about 6.1V), the IC stops switching to protect the circuitry from excessive internal voltage spikes. An internal filter prevents the circuit from shutting down due to  $V_{\text{IN}}$  noise spikes.

### **Current Limiting**

A heavy load or short circuit on the output causes the current in the inductor to increase until a maximum current threshold is reached in the high-side switch. Upon reaching this point, the high-side switch turns off, preventing high currents from causing damage. 16 consecutive PWM cycles in current limit cause the regulator to shut down and stay off for about 1.6ms before attempting a restart.

In the event of a short circuit, the soft-start circuit attempts to restart and produces an over-current fault after 16 consecutive cycles in current limit, which results in a duty cycle of less than 5%, providing current into a short circuit.

## **External Frequency Synchronization**

Logic 1 on the MODE pin forces the IC to stay in PWM Mode. Logic 0 allows the IC to automatically switch to PFM during light loads. If the MODE pin is toggled, the converter synchronizes its switching frequency to four times the frequency on the mode pin ( $f_{\text{MODE}}$ ).

The MODE pin is internally buffered with a Schmitt trigger, which allows the MODE pin to be driven with slow rise and fall times. An asymmetric duty cycle for frequency synchronization is permitted, provided it is consistent with parametric table limits.

#### **PGOOD Pin**

The PGOOD pin is an open-drain that indicates that the IC is in regulation when its state is open. PGOOD pulls LOW under the following conditions:

- The IC has operated in cycle-by-cycle current limit for eight consecutive PWM cycles;
- The circuit is disabled, either after a fault occurs or when EN is LOW: or
- The IC is performing a soft-start.

#### **Thermal Shutdown**

When the die temperature increases, due to a high load condition and/or a high ambient temperature, the output switching is disabled until the temperature on the die has fallen sufficiently. The junction temperature at which the thermal shutdown activates is nominally 155°C with a 20°C hysteresis.

# Minimum Off-Time Effect on Switching Frequency

 $t_{OFF(MIN)}$  is 45ns, which constrains the maximum  $V_{OUT}/V_{IN}$  that the FAN53540 can provide, while still maintaining a fixed switching frequency in PWM Mode. Regulation is maintained even though the regulator is unable to provide sufficient duty-cycle and operate at 2.4MHz.

Switching frequency is the lower of 2.4MHz or:

$$f_{SW}(MHz) = 22.2 \bullet \left(1 - \frac{V_{OUT} + I_{OUT} \bullet R_{OFF}}{V_{IN} + I_{OUT} \bullet (R_{OFF} - R_{ON})}\right)$$
(4)

where:

I<sub>OUT</sub> = load current, in A;

 $R_{ON} = R_{DS(ON)} P + DCR_L$ , in Ohms; and

 $R_{OFF} = R_{DS(ON) N} + DCR_{L}$ , in Ohms.

A result of <0MHz indicates 100% duty cycle operation.

## **Application Information**

## Selecting the Inductor

The output inductor must meet both the required inductance and the energy handling capability of the application. The inductor value affects the average current limit, output voltage ripple, transient response, and efficiency.

The ripple current ( $\Delta I$ ) of the regulator is:

$$\Delta I \approx \frac{V_{OUT}}{V_{IN}} \bullet \left( \frac{V_{IN} - V_{OUT}}{L \bullet f_{SW}} \right)$$
 (5)

The maximum average load current,  $I_{MAX(LOAD)}$ , is related to the peak current limit,  $I_{LIM(PK)}$ , by the ripple current as:

$$I_{MAX(LOAD)} = I_{LIM(PK)} - \frac{\Delta I}{2}$$
 (6)

The FAN53540 is optimized for operation with L=470nH, but is stable with inductances up to  $1.2\mu H$  (nominal). The inductor should be rated to maintain at least 80% of its value at  $I_{\text{LIM}(PK)}.$  Failure to do so lowers the amount of DC current the IC can deliver.

Efficiency is affected by the inductor DCR and inductance value. Decreasing the inductor value for a given physical size typically decreases the DCR; but since  $\Delta I$  increases, the RMS current increases, as do core and skin-effect losses.

$$I_{RMS} = \sqrt{I_{OUT(DC)}^2 + \frac{\Delta I^2}{12}}$$
 (7)

The increased RMS current produces higher losses through the  $R_{DS(ON)}$  of the IC MOSFETs as well as the inductor ESR.

Increasing the inductor value produces lower RMS currents, but degrades transient response. For a given physical inductor size, increased inductance usually results in an inductor with lower saturation current.

Table 3 shows the effects on regulator performance of higher inductance than the recommended 470nH.

# Table 3. Inductor Value and Regulator Performance

| I <sub>MAX(LOAD)</sub> | $\Delta V_{OUT}$ (EQ. 8) | Transient Response |
|------------------------|--------------------------|--------------------|
| Increase               | Decrease                 | Degraded           |

### **Inductor Current Rating**

The FAN53540's current-limit circuit can allow a peak current of about 8.8A to flow through L1 under worst-case conditions. If it is possible for the load to draw that much continuous current, the inductor should be capable of sustaining that current or failing in a safe manner.

For space-constrained applications, a lower current rating for L1 can be used. The FAN53540 may still protect these inductors in the event of a short circuit, but may not be able to protect the inductor from failure if the load is able to draw higher currents than the DC rating of the inductor.

## **Output Capacitor and Vout Ripple**

Table 1 suggests 0805 capacitors, but 0603 capacitors may be used if space is at a premium. Due to voltage effects, the 0603 capacitors have a lower in-circuit capacitance, which can degrade transient response and output ripple.

Increasing  $C_{OUT}$  has a negligible effect on loop stability and can be increased to reduce output voltage ripple or to improve transient response. Output voltage ripple,  $\Delta V_{OUT}$ , is:

$$\Delta V_{OUT} = \Delta I \bullet \left( \frac{1}{8 \bullet C_{OUT} \bullet f_{SW}} + ESR \right)$$
 (8)

where  $C_{\text{OUT}}$  is the effective output capacitance. The capacitance of  $C_{\text{OUT}}$  decreases at higher output voltages, which results in higher  $\Delta V_{\text{OUT}}$ . If large values are used for  $C_{\text{OUT}}$ , the regulator may fail to start under load. If an inductor value greater than  $1.0 \mu H$  is used, at least  $30 \mu F$  of  $C_{\text{OUT}}$  should be used to ensure transient response performance.

The lowest  $\Delta V_{OUT}$  is obtained when the IC is in PWM Mode and, therefore, operating at 2.4MHz. In PFM Mode,  $f_{SW}$  is reduced, causing  $\Delta V_{OUT}$  to increase.

#### **ESL Effects**

The Equivalent Series Inductance (ESL) of the output capacitor network should be kept low to minimize the square-wave component of output ripple that results from the division ratio  $C_{\text{OUT}}$  ESL and the output inductor ( $L_{\text{OUT}}$ ). The square-wave component due to the ESL can be estimated as:

$$\Delta V_{OUT(SQ)} \approx V_{IN} \bullet \frac{ESL_{COUT}}{L1}$$
 (9)

A good practice to minimize this ripple is to use multiple output capacitors to achieve the desired  $C_{\text{OUT}}$  value. For example, to obtain  $C_{\text{OUT}}$ =20 $\mu$ F, a single 22 $\mu$ F 0805 would produce twice the square wave ripple of two 10 $\mu$ F 0805.

To minimize ESL, try to use capacitors with the lowest ratio of length to width. 0805s have lower ESL than 1206s. If very low output ripple is necessary, research vendors that produce 0508 or 0612 capacitors with ultra-low ESL. Placing additional small value capacitors near the load also reduces the high-frequency ripple components.

### Input Capacitor

The  $10\mu F$  ceramic input capacitor should be placed as close as possible between the VIN pin and PGND to minimize the parasitic inductance. If a long wire is used to bring power to the IC, additional "bulk" capacitance (electrolytic or tantalum) should be placed between  $C_{\text{IN}}$  and the power source lead to reduce under-damped ringing that can occur between the inductance of the power source leads and  $C_{\text{IN}}$ .

The effective  $C_{\text{IN}}$  capacitance value decreases as  $V_{\text{IN}}$  increases due to DC bias effects. This has no significant impact on regulator performance.

To reduce ringing and overshoot on VIN and SW, an additional bypass capacitor  $C_{\text{IN1}}$  is recommended. Because this lower value capacitor has a higher resonant frequency than  $C_{\text{IN}}$ ;  $C_{\text{IN1}}$  should be placed closer to the VIN and GND pins of the IC than  $C_{\text{IN}}$ .

## **Layout Recommendations**

The layout example below illustrates the recommended component placement and top copper (green) routing. The inductor in this example is the TDK VLC5020T-R47N.

To minimize VIN and SW spikes and thereby reduce voltage stress on the IC's power switches, it is critical to minimize the loop length for the VIN bypass capacitors.

Switching current paths through  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  should be returned directly to the GND bumps of the IC on the top layer of the printed circuit board (PCB). VOUT and GND connections to the system power and ground planes can be made through multiple vias placed as close as possible to the  $C_{\text{OUT}}$  capacitors. The regulator should be placed as close to its load as possible to minimize trace inductance and capacitance.



Figure 28. Recommended Layout

Connect the VOUT pin and R1 directly to  $C_{OUT}$  using a low impedance path (shown in red in Figure 28. Recommended Layout). A  $\geq 0.4$ mm wide trace is recommended. Avoid routing this trace directly beneath SW unless separated by an internal GND plane.

If the MODE function is not required, extend the ground plane through the MODE pin to reduce the loop inductance for the VIN bypass.

#### Thermal Considerations

Heat is removed from the IC through the solder bumps to the PCB copper. The junction-to-ambient thermal resistance  $(\theta_{JA})$  is largely a function of the PCB layout (size, copper weight, and trace width) and the temperature rise from junction to ambient  $(\Delta T).$ 

For the FAN53540UC,  $\theta_{JA}$  is 38°C/W when mounted on its four-layer evaluation board in still air, with 2oz. outer layer copper weight and 1oz. inner layers. Halving the copper thickness results in an increased  $\theta_{JA}$  of 48°C/W.

For long term reliable operation, the IC's junction temperature  $(T_J)$  should be maintained below 125°C.

Maximum IC power loss is 2.88W. Figure 29 shows required power dissipation and derating for a FAN53540UC mounted on the Fairchild evaluation board in still air (38°C/W).



Figure 29. Power Derating

To calculate maximum operating temperature (≤125°C) for a specific application:

- 1. Use efficiency graphs to determine efficiency for the desired  $V_{\text{IN}}$ ,  $V_{\text{OUT}}$ , and load condition
- 2. Calculate IC power dissipation using:

$$P_{IC} = V_{OUT} \bullet I_{LOAD} \bullet \left(\frac{1}{\eta} - 1\right)$$
 (10)

where  $\eta$  is efficiency from Figure 4 through Figure 9.

3. Compute inductor copper losses using:

$$P_{L} = I_{LOAD}^{2} \bullet DCR_{L}$$
 (11)

4. Combine IC (step 2) and inductor losses (step 3) to determine total dissipation:

$$P_{D} = P_{IC} + P_{L} \tag{12}$$

Determine device operating temperature:

$$\Delta T = P_D \bullet R_{\theta JA}$$
 and  $T_{IC} = T_{AMB} + \Delta T$  (13)

Device temperature (T<sub>IC</sub>) should not exceed 125°C.

A different approach, shown here as an example, uses the same equations to determine maximum inductor DCR for a specific application:

Suppose a design requires a 5.0V<sub>IN</sub>, 1.2V<sub>OUT</sub>, 4A<sub>RMS</sub>, at 75°C:

- A. From Figure 4,  $\eta$  is ~82%.
- B. From Eq. 10, P<sub>IC</sub>=1,054mW.
- C. From Eq. 13, maximum P<sub>D</sub>=1,316mW for 50°C rise.
- D. From Eq. 12,  $P_L$ =262mW.
- E. From Eq. 11, DCR<16.4m $\Omega$ .

Due to the +0.4%/°C temperature coefficient of copper, inductor DCR must be further reduced to accommodate the  $\sim$ 50°C temperature rise.

To meet the design requirements, an inductor with a room temperature DCR of <13.6m $\Omega$  is necessary.

Figure 30 shows the maximum ambient temperature where FAN53540UC can be used for a continuous load, at  $5.0V_{IN}$ :



Figure 30. Load Current Derating<sup>(6)</sup>

#### Note:

6. The graph was empirically determined using an ultra-low DCR ( $2.6m\Omega$ ) inductor. For physically smaller devices with higher DCR, further derating may be necessary.

# **Physical Dimensions**

BALL A1 INDEX AREA



Figure 31 20-Ball WLCSP, 4x5 Array, 0.4mm Pitch, 250µm Ball

F. FOR DIMENSIONS D, E, X, AND Y SEE

G. DRAWING FILNAME: MKT-UC020AArev2.

PRODUCT DATASHEET.

# **Product-Specific Dimensions**

| Product     | D                   | E                   | X     | Y     |
|-------------|---------------------|---------------------|-------|-------|
| FAN53540UCX | 1.96 <u>+</u> 0.030 | 1.56 <u>+</u> 0.030 | 0.180 | 0.180 |

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging.

(X) ±0.018

**BOTTOM VIEW** 





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

 2Cool™
 F-PFS™

 AccuPower™
 FRFET®

 AX-CAP™\*
 Global Power Resource®

BitSiC™ GreenBridge™
Build it Now™ Green FPS™
CorePLUS™ Green FPS™ e-Series™

CorePOWER™ Gmax™
CROSSVOLT™ GTO™
CTL™ IntelliMAX™
Current Transfer Logic™ ISOPLANAR™

DEUXPEED® Making Small Speakers Sound Louder

Dual Cool™ and Better™
EcoSPARK® MegaBuck™
EfficientMax™ MICROCUPLER™
ESBC™ MicroFet™
MicroPak™
MicroPak™
MicroPak™

Fairchild®
Fairchild Semiconductor®
Fairchild Semiconductor®
FACT Quiet Series™
FACT®
FAST®
FAST®
FASTVOre™
FORTH
OPTOLOGIC®
FIBShWriter®A

Miller Drive™
Motion-SPM™
Motion-Motion
Motion-SPM™
Motion-SP

STM

PowerTrench<sup>®</sup> PowerXS™

Programmable Active Droop™ QFET®

QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™

SignalWise™ SmartMax™ SMART START™

Solutions for Your Success™

SPM®
STEALTH™
SuperFET®
SuperSOT™-3
SuperSOT™-8
SuperSOT™-8
SupreMOS®
SyncFET™
Sync-Lock™
■SYSTEM
■GENERAL®A

The Power Franchise®

Franchise
TinyBoost™
TinyBoost™
TinyBoost™
TinyCalc™
TinyLogic®
TiNYOPTO™
TinyPower™
TinyPower™
TinyPWM™
TinyWire™
TranSic™
TriFault Detect™
TRUECURRENT®

Scrides"
UHC®
Ultra FRFET™
UniFET™
VCX™
VisualMax™
VoltagePlus™
XS™

μSerDes™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a)
  are intended for surgical implant into the body or (b) support or
  sustain life, and (c) whose failure to perform when properly used in
  accordance with instructions for use provided in the labeling, can be
  reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### Definition of Terms

| Semination of Terms      |                       |                                                                                                                                                                                                     |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |

Rev. 161

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.