

July 2012

# **FAB3103**

# 2.3 Watt Class-D Audio Amplifier with Integrated Boost Regulator and Automatic Gain Control

#### **Features**

- High Output, Low Distortion Class-D Mono Speaker Amplifier
  - $\circ$  2.3W into 8 $\Omega$  from 3.6V Supply (10% THD+N)
  - $\circ$  1.85W into 8Ω from 3.6V Supply (1% THD+N)
  - o 0.01% THD+N into 8Ω (100mW)
- High-Efficiency Boost Regulator Provides Higher Output Power Over Li-Ion Battery Voltages
  - $\circ$  85% Total Efficiency (3.6V, 8 $\Omega$ , P<sub>O</sub> = 1.0W)
- Adaptive Boost Shutdown at Lower Output Power Increases Efficiency and Reduces Quiescent Current Consumption:
  - o I<sub>DD</sub> = 2.7mA from 3.6V Supply
- Automatic Gain Control (AGC) Monitors Battery Voltage and Dynamically Adjusts Gain, Extending Battery Runtime
- Reduced Noise Floor Enhances Audio Playback
  - o 38µV Output Noise (A-Weighted)
  - o 100dB SNR (A-Weighted)
- Low-EMI Design Allows Filterless Operation
- High-Power Supply Ripple Rejection:
  - 88dB PSRR (f<sub>RIPPLE</sub> = 217Hz, Boost Enabled)
  - 70dB PSRR (f<sub>RIPPLE</sub> = 217Hz, Boost Bypassed)
- High Noise Rejection Using Differential Audio Inputs:
  - $\circ$  75dB CMRR (f<sub>IN</sub> = 1kHz)
  - $\circ$  71dB CMRR (f<sub>IN</sub> = 217Hz)
- Short-Circuit Protection
- Under-Voltage Protection
- "Click and Pop" Suppression
- Available in 12-Bump, 0.5mm Pitch, WLCSP
  - o Space-Saving 1.86mm x 1.44mm Package

## Description

The FAB3103 is a mono Class-D audio amplifier with an integrated boost regulator that achieves high output audio over a power supply range of 2.5V to 5.2V.

Automatic Boost Shutdown dynamically shuts down the boost regulator at low output power for greater efficiency and lower quiescent current consumption.

Automatic Gain Control (AGC) monitors the battery and reduces gain as the battery voltage drops to limit maximum current consumption, extending battery runtime and preventing mobile device shutdown.

## **Applications**

- Smart Phones, Feature Phones
- Tablets, Portable Gaming Devices
- GPS, Active Speakers



Figure 1. Typical Application Circuit

# **Ordering Information**

| Part Number | Operating Temperature Range | Package                                                         | Packing Method               |
|-------------|-----------------------------|-----------------------------------------------------------------|------------------------------|
| FAB3103UCX  | -40°C to +85°C              | 12-Bump, 0.5mm Pitch, Wafer-Level<br>Chip-Scale Package (WLCSP) | 3000 Units<br>on Tape & Reel |

# **Pin Configuration**



Figure 2. Pin Assignments (Top View)

# **Pin Definitions**

| WLCSP | Name  | Туре         | Description                                                                                                   |  |  |
|-------|-------|--------------|---------------------------------------------------------------------------------------------------------------|--|--|
| B1    | OUT+  | Output       | Positive audio output                                                                                         |  |  |
| C1    | OUT-  | Output       | Negative audio output                                                                                         |  |  |
| С3    | IN+   | Analog Input | Positive audio input                                                                                          |  |  |
| D3    | IN-   | Analog Input | Negative audio input                                                                                          |  |  |
| C2    | EN    | CMOS Input   | Shutdown signal for boost regulator and amplifier:<br>/BATT=enabled, PGND=shutdown (internal 300KΩ pull-down) |  |  |
| B2    | AGCT  | Analog Input | AGC trip-point setting                                                                                        |  |  |
| В3    | VBATT | Power        | Supply voltage                                                                                                |  |  |
| A2    | SW    | Power        | Boost regulator switching node                                                                                |  |  |
| A1    | PVDD  | Power        | Boost regulator output                                                                                        |  |  |
| A3    | BGND  | Ground       | Boost regulator ground – connect to PGND and AGND with a ground plane.                                        |  |  |
| D1    | PGND  | Ground       | Power ground – connect to BGND and AGND with a ground plane.                                                  |  |  |
| D2    | AGND  | Ground       | Analog ground – connect to BGND and PGND with a ground plane.                                                 |  |  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol              | Parameter                                               | Min. | Max.                      | Unit      |
|---------------------|---------------------------------------------------------|------|---------------------------|-----------|
| V <sub>BATT</sub>   | Voltage on VBATT Pin                                    | -0.3 | 6.0                       | V         |
| $V_{OUT}$           | Voltage on OUT-, OUT+ Pins                              | -0.3 | V <sub>BSTOUT</sub> + 0.3 | <b>V</b>  |
| $V_{IN}$            | Voltage on IN+, IN-, SW, EN, AGCT Pins                  | -0.3 | V <sub>BATT</sub> + 0.3   | V         |
| V <sub>INDIFF</sub> | Differential Voltage Across IN+, IN- Pins While Enabled | -1.5 | 1.5                       | $V_{rms}$ |
| P <sub>D</sub>      | Power Dissipation                                       |      | Internally Limited        |           |

## **Dissipation Ratings**

| Symbol           | Parameter                                                             | Min. | Тур. | Max. | Unit |
|------------------|-----------------------------------------------------------------------|------|------|------|------|
| T <sub>J</sub>   | Junction Temperature                                                  |      |      | 150  | °C   |
| T <sub>STG</sub> | Storage Temperature Range                                             | -65  |      | 150  | °C   |
| TL               | Lead Temperature (Soldering, 10s)                                     |      |      | 300  | °C   |
| $\Theta_{JA}$    | Thermal Resistance, JEDEC Standard, Multilayer Test Boards, Still Air |      | 77   |      | °C/W |

# **Electrostatic Discharge Protection**

| Symbol | Parameter              | Condition                                                                                                        | Level | Unit |
|--------|------------------------|------------------------------------------------------------------------------------------------------------------|-------|------|
|        | Human Body Model (HBM) | EIA/JESD22-A114                                                                                                  | ±3    | KV   |
| ESD    |                        | According to "EIA/JESD22-C101 Level III" Compatible with "IEC61340-3-3 Level C4" or "ESD-STM5.3.1-1999 Level C4" | ±1    | KV   |

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol             | Parameter                                 | Min.               | Тур. | Max. | Unit |
|--------------------|-------------------------------------------|--------------------|------|------|------|
| T <sub>A</sub>     | Operating Temperature Range               | -40                |      | 85   | °C   |
| $V_{BATT}$         | VBATT Supply Voltage Range                | 2.5                | 9.57 | 5.2  | V    |
| L <sub>SW</sub>    | Inductor (at Peak Inductor Current: 1.5A) | 1.4 <sup>(1)</sup> | 2.2  |      | μH   |
| C <sub>VBATT</sub> | VBATT Capacitor                           | 4.7 <sup>(1)</sup> | 10.0 |      | μF   |
| C <sub>PVDD</sub>  | PVDD Capacitor                            | 6.8 <sup>(1)</sup> | 22.0 |      | μF   |
| C <sub>AGCT</sub>  | Capacitive Load on AGCT                   |                    |      | 10   | pF   |
| $R_L$              | Load Resistance                           | 6 <sup>(2)</sup>   | 8    |      | Ω    |

#### Notes:

- Capacitors experience degradation over time and this is accelerated with increased temperature. It is therefore
  recommended to use the stated typical values.
- The FAB3103 is optimized to drive an 8Ω speaker impedance. The 8Ω speaker should remain at ≥6Ω over the entire audio frequency range.

# **Electrical Characteristics**

Unless otherwise noted: AGCT=GND,  $R_L$ =8 $\Omega$  + 33 $\mu$ H, f=1KHz, and audio measurement bandwidth=22Hz to 20KHz (AES17). Typical values are at  $V_{BATT}$ =3.6V,  $T_A$ =25 $^{\circ}$ C, with typical external component values.

| Symbol               | Parameter                                                      |                                                                                                                                                             |                                                 | Min. | Тур. | Max.            | Unit             |
|----------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------|------|-----------------|------------------|
| I <sub>DD</sub>      | Quiescent Current                                              | Inputs AC Grounded, E                                                                                                                                       | EN=HIGH                                         |      | 2.7  |                 | mA               |
| I <sub>SD</sub>      | Shutdown Current                                               | EN=PGND, Inputs AC                                                                                                                                          | Grounded                                        |      | 0.1  | 2.0             | μΑ               |
| t <sub>wu</sub>      | Wake-Up Time                                                   | rom LOW to HIGH EN Transition to Full Operation                                                                                                             |                                                 |      | 5    | 12              | ms               |
| f <sub>SW(AMP)</sub> | Class-D Switching Frequency                                    |                                                                                                                                                             |                                                 |      | 300  |                 | KHz              |
| Vos                  | Differential Output Offset<br>Voltage                          | Inputs AC Grounded                                                                                                                                          |                                                 |      | 1.67 | 5.00            | mV               |
| Av                   | Gain                                                           | AGC Inactive                                                                                                                                                |                                                 | 9.5  | 10.0 | 10.5            | V/V              |
|                      | L I D                                                          | Jaili-10 V/V                                                                                                                                                |                                                 | 24   | 30   | 36              | 140              |
| $R_{IN}$             | Input Resistance                                               | (AGC Inactive)                                                                                                                                              | Single-Ended                                    | 12   | 15   | 18              | ΚΩ               |
| R <sub>STD</sub>     | Single-Ended Input<br>Impedance During<br>Shutdown             | EN=PGND, AC-Couple<br>per Input                                                                                                                             | ed Inputs, V <sub>INx</sub> < 2V <sub>rms</sub> | 80   |      |                 | ΚΩ               |
| $V_{\text{STD}}$     | Maximum Single-Ended<br>Input Voltage Swing<br>During Shutdown | EN=PGND, AC-Couple                                                                                                                                          | ed Inputs                                       | 2    |      |                 | V <sub>rms</sub> |
|                      | THD+N Added to Audio<br>Signal at Inputs During<br>Shutdown    | EN=PGND, AC-Coupled Inputs,<br>Source Impedance < 1Ω                                                                                                        |                                                 |      |      | 0.02            | %                |
| TUD:N                | Total Harmonic Distortion                                      | P <sub>OUT</sub> =100mW<br>P <sub>OUT</sub> =500mW                                                                                                          |                                                 |      | 0.01 |                 | 0/               |
| THD+N                | Plus Noise                                                     |                                                                                                                                                             |                                                 |      | 0.02 |                 | %                |
| 1                    | 0 / / 1                                                        | THD+N ≤ 10%<br>THD+N ≤ 1%                                                                                                                                   |                                                 |      | 2.3  |                 |                  |
| Po                   | Output Power                                                   |                                                                                                                                                             |                                                 |      | 1.85 |                 | VV               |
| I <sub>DLMT</sub>    | Class-D Output Current<br>Limit                                |                                                                                                                                                             |                                                 |      | 1.4  |                 | Α                |
|                      |                                                                | Inputs Shorted, AC<br>Grounded, Output                                                                                                                      | f <sub>RIPPLE</sub> =1KHz, Boost<br>Enabled     |      | 85   | y               |                  |
| PSRR                 | Power Supply Rejection                                         | Referred;<br>V <sub>RIPPLE</sub> =200mV <sub>P-P</sub>                                                                                                      | f <sub>RIPPLE</sub> =217Hz, Boost<br>Enabled    |      | 88   | 0.02 %  W A  de | dВ               |
| TORK                 | Ratio                                                          | Square Centered<br>Around V <sub>BATT</sub> =3.8V,<br>50% Duty Cycle, 10µs                                                                                  | f <sub>RIPPLE</sub> =1KHz, Boost<br>Bypassed    |      | 77   |                 | ub               |
|                      |                                                                | Rise/Fall Time                                                                                                                                              | f <sub>RIPPLE</sub> =217Hz, Boost<br>Bypassed   |      | 70   |                 |                  |
|                      |                                                                | Output Referred,                                                                                                                                            | f <sub>RIPPLE</sub> =1KHz                       |      | 75   |                 |                  |
| CMRR                 | Common-Mode Rejection<br>Ratio                                 | V <sub>RIPPLE</sub> =200m V <sub>P-P</sub><br>Square, 50% Duty<br>Cycle, 10µs Rise/Fall<br>Time, Inputs Shorted<br>and AC-Coupled to<br>V <sub>RIPPLE</sub> | f <sub>RIPPLE</sub> =217Hz                      |      | 71   | Œ               | dB               |
| V <sub>BIAS</sub>    | IN+, IN- Bias Voltage                                          |                                                                                                                                                             |                                                 |      | 1.2  |                 | V                |
| η                    | Efficiency                                                     | R <sub>L</sub> =8Ω + 33μH , P <sub>OUT</sub> =                                                                                                              | 1.0W                                            |      | 85   |                 | %                |
| OND                  | Cinnal Ta Nais - Datis                                         | P <sub>OUT</sub> =1.85W, A-Weight                                                                                                                           | ted                                             |      | 100  |                 | ī                |
| SNR                  | Signal-To-Noise Ratio Pout=1.85W, Unweighted                   |                                                                                                                                                             |                                                 | 97   | 1    | dB              |                  |

Continued on the following page...

# **Electrical Characteristics**

Unless otherwise noted: AGCT=GND,  $R_L$ =8 $\Omega$  + 33 $\mu$ H, f=1KHz, and audio measurement bandwidth=22Hz to 20KHz (AES17). Typi**c**al values are at  $V_{BATT}$ =3.6V,  $T_{A}$ =25°C, with typical external component values.

| Symbol                 | Parameter                                   | Cond                                                    | litions                 | Min.  | Тур.  | Max.  | Unit          |
|------------------------|---------------------------------------------|---------------------------------------------------------|-------------------------|-------|-------|-------|---------------|
|                        | 0.1.111                                     | A-Weighted                                              |                         |       | 38    |       | .,            |
| en                     | Output Noise                                | Unweighted                                              |                         |       | 51    | 1     | $\mu V_{rms}$ |
| T <sub>STD</sub>       | Thermal Shutdown                            | Junction Temperature                                    |                         |       | 165   |       | °C            |
| T <sub>HYS</sub>       | Thermal Shutdown<br>Hysteresis              | Junction Temperature                                    |                         |       | 25    |       | °C            |
| $V_{ULVO}$             | V <sub>BATT</sub> Under-Voltage Shute       | down                                                    |                         | 1.8   | 2.1   | 2.3   | V             |
| V <sub>HYS</sub>       | V <sub>BATT</sub> Under-Voltage Hyste       | eresis                                                  |                         |       | 120   | 300   | mV            |
| f <sub>SW(REG)</sub>   | Boost Converter Switching                   | g Frequency                                             |                         |       | 1.2   |       | MHz           |
| I <sub>LIMIT(SU)</sub> | Boost Converter Inrush<br>Current Limit     | PV <sub>DD</sub> Rising from 0V to \                    | / <sub>ВАТТ</sub>       |       |       | 600   | mA            |
| t <sub>INRUSH</sub>    | Boost Converter Inrush<br>Time              | PV <sub>DD</sub> Rising from 0V to \                    | / <sub>ВАТТ</sub>       |       |       | 1000  | μs            |
|                        | Auto Boost Startup<br>Current Ramp Rate     | PV <sub>DD</sub> Rising from V <sub>BATT</sub> t        | o 5.6V                  |       | 15    |       | mΑ/μs         |
| I <sub>BOOST</sub>     | Boost Converter Peak<br>Input Current Limit | Open-Loop Limit                                         |                         | 1100  | 1600  | 2100  | mA            |
| V <sub>BSTOUT</sub>    | Boost Converter Output V                    | oltage                                                  |                         |       | 5.65  | 5.75  | V             |
| V <sub>BSTSTD</sub>    | Auto Boost Shutdown Thre                    | eshold Voltage                                          |                         |       | 2     |       | $V_{pk}$      |
| t <sub>HOLD</sub>      | Auto Boost Shutdown Hole                    | d Time                                                  |                         |       | 125   |       | ms            |
|                        |                                             | AGCT=Floating                                           |                         | 3.190 | 3.250 | 3.283 |               |
| $V_{AGC}$              | AGC Trip Point                              | AGCT=GND                                                |                         | 3.480 | 3.550 | 3.586 | V             |
|                        |                                             | AGCT=VBATT                                              |                         | 3.680 | 3.750 | 3.788 |               |
|                        |                                             | AGCT=GND,                                               | V <sub>BATT</sub> =3.4V |       | 0.79  |       |               |
|                        | Output Power with AGC                       | V <sub>IN</sub> =0.4V <sub>pk</sub> , 1KHz Sine<br>Wave | V <sub>BATT</sub> =3.0V |       | 0.45  |       | W             |
| $t_A$                  | AGC Attack Time                             |                                                         |                         |       | 20    |       | μs/dB         |
| $t_{R}$                | AGC Release Time                            |                                                         |                         |       | 1600  |       | ms/dB         |
|                        | AGC Step Size                               |                                                         |                         |       | 0.5   |       | dB            |
|                        | AGC Maximum Attenuation                     |                                                         |                         |       | 10    |       | dB            |
| $V_{IH}$               | EN Logic Input High Voltage                 | Logic Input High Voltage                                |                         | 1.1   |       |       | V             |
| $V_{IL}$               | EN Logic Input Low Voltage                  | ge                                                      |                         |       |       | 0.45  | V             |
| $C_{IN}$               | EN Capacitance                              |                                                         |                         |       | 10    |       | pF            |
| $R_{PD}$               | EN Pull-Down Resistance                     |                                                         |                         |       | 300   |       | ΚΩ            |

## **Typical Performance Characteristics**

Unless otherwise noted: AGCT = GND,  $R_L$  =  $8\Omega$  +  $33\mu$ H, f = 1KHz, audio measurement bandwidth 22Hz to 20KHz (AES17),  $V_{BATT}$  = 3.6V,  $T_A$  = 25°C, typical external component values.





Figure 3. Quiescent Supply Current vs. Supply Voltage

Figure 4. A-Weighted Output Noise vs. Frequency



Figure 5. Total Harmonic Distortion + Noise vs. Output Power

Figure 6. Total Harmonic Distortion + Noise vs. Frequency



Figure 7. Supply Current vs. Output Power

Figure 8. Efficiency vs. Output Power

# **Detailed Description**

## Signal Path

The FAB3103 features a fully differential signal path for noise rejection. The low-EMI design allows the OUT+ and OUT- pins to be connected directly to a speaker without an output filter.

The input section includes an 80KHz low-pass filter for removing out-of-band noise from audio sources, such as sigma delta DACs.

#### **Shutdown**

If EN is grounded, the Class-D amplifier and the boost regulator are turned off. IN+ and IN- are high impedance. Audio signals present at IN+ and IN- with amplitude less than the maximum differential input voltage swing are not distorted by the FAB3103 (see Electrical Characteristics).

When EN transitions from LOW to HIGH during the wake-up time (see Electrical Characteristics), the FAB3103 charges the input DC blocking capacitors to the Common Mode voltage before enabling the Class-D amplifier. To minimize click and pop during turn-on, audio signals should not be present during the wake-up period. Other devices that are connected to the same input signal, if not muted, may experience a pop due to this capacitor charging.

There is no limitation on the length of shutdown. Remaining charge on the PVDD capacitor at startup (for example, if EN is LOW for only a short period) does not affect startup behavior.

The EN pin has an internal  $300 \mathrm{K}\Omega$  pull-down resistor. EN must be LOW when  $V_{BATT}$  is lower than the  $V_{BATT}$  under-voltage shutdown voltage (see Electrical Characteristics). EN must remain LOW for at least  $100 \mu s$  after  $V_{BATT}$  rises above the  $V_{BATT}$  under-voltage shutdown voltage.

#### **Class-D Amplifier Over-Current Protection**

If the output current of the Class-D amplifier exceeds limits (see the Electrical Characteristics), the amplifier is disabled for approximately one second. (Other systems, such as the boost regulator and AGC, remain active.) After one second, the amplifier is re-enabled. If the fault condition still exists, the amplifier is disabled again. This cycle repeats until the fault condition is removed.

## **Speaker Size**

The FAB3103 was designed for use with small speakers found in mobile applications. The back EMF in larger speakers can cause PVDD to peak above safe levels. To check safe operation, monitor PVDD while driving a dynamic signal (such as music) at maximum levels. If PVDD peaks above 6.2V, connect a 6V Zener diode between PVDD and PGND.

#### Low EMI

To minimize EMI, edge-rate control for the boost regulator and Class-D amplifier can be employed.

The boost regulator's edge-rate control is disabled by default. For devices with 20ns boost edge rates or 10ns boost edge rates, contact a Fairchild Representative. This is a factory option that cannot be changed in the application, but is available from Fairchild.

The Class-D amplifier's edge-rate control is disabled by default. For devices with 20ns Class-D edge rates, contact a Fairchild Representative. This is a factory option that cannot be changed in the application, but is available from Fairchild.

#### **Automatic Boost Shutdown**

Automatic boost shutdown changes the Class-D amplifier supply voltage as a function of audio output level. At audio output levels above  $2V_{pk},$  the boost converter generates 5.65V from the input battery voltage. If the output level is below  $2V_{pk}$  for more than 125ms, the boost converter is switched off and the Class-D amplifier is supplied directly from the battery. As a result, efficiency is improved at low audio output levels and quiescent current consumption is reduced.

Figure 9 shows an example of an auto boost startup event. At first, the boost converter is off and PVDD is the same voltage as VBATT. At 20µs, a large audio signal is presented at the inputs, which causes the boost converter to start up. From 20µs to 120µs, battery current is ramped up. The auto boost startup current ramp rate is 15mA/µs. This ramp is enforced to avoid sudden current draw spikes from the battery.

At 120 $\mu$ s, after PV<sub>DD</sub> has reached the Boost Converter Output Voltage, the ramp is released and battery current falls to a level capable of sustaining the speaker amplifier's outputs. At 160 $\mu$ s, the input signal begins to rise, which increases battery current. At 180 $\mu$ s, the boost converter peak input current limit is enforced and battery current levels off, which causes PV<sub>DD</sub> to droop.

The boost regulator should not be used to drive any loads other than the Class-D amplifier.



## Figure 9. Auto Boost Startup

### **Automatic Gain Control**

Due to constant output power, the amount of VBATT current needed to maintain a given output amplitude is inversely proportional to VBATT voltage. This produces very large current requirements at low VBATT. The AGC eases low-VBATT current demands by reducing the gain when VBATT voltage drops below a trip point. One of three different trip points may be selected by shorting AGCT to VBATT, shorting AGCT to PGND, or floating AGCT (see Electrical Characteristics).

The trip point is determined upon power-on and when EN transitions from LOW to HIGH. If AGCT is changed during operation, the new value is not read until power or EN is cycled.

When  $V_{\text{BATT}}$  is above the trip point, the AGC has no effect on the signal path.

When  $V_{\text{BATT}}$  is at or below the trip point, target gain is reduced in 0.5dB steps according to the equation:

$$G_{t \operatorname{arg} et} = G_{I} - S_{L}G_{I} \left( \frac{V_{T} - V_{batt}}{V_{out \operatorname{max}}} \right)$$
 (1)

where:

 $G_I$  = Initial gain (10V/V);

 $S_L = 3V/V \text{ slope};$ 

 $V_{OUTMAX} = 5.2V;$ 

 $V_T$  = AGC trip point set by the AGCT pin; and

 $V_{BATT}$  = Voltage at the VBATT pin.

Target gain can be reduced by as much as 10dB.

Note that the state of auto boost shutdown has no effect on the AGC.

Figure 10 shows target gain vs. battery voltage.



| Line Color | AGCT Configuration | AGC Trip Point (V) |
|------------|--------------------|--------------------|
| Red        | Float              | 3.25               |
| Green      | Ground             | 3.55               |
| Blue       | $V_{BATT}$         | 3.75               |

Figure 10. Target Gain vs. Battery Voltage

Figure 11 is similar to Figure 10 except that the target gain is expressed in dB rather than V/V.



| Line Color | AGCT Configuration | AGC Trip Point (V) |
|------------|--------------------|--------------------|
| Red        | Float              | 3.25               |
| Green      | Ground             | 3.55               |
| Blue       | V <sub>RATT</sub>  | 3.75               |

Figure 11. Target Gain vs. Battery Voltage

Figure 12 shows examples of peak output voltage vs. battery voltage.



| Line    | AGCT          | AGC Trip  | Input Voltage      |
|---------|---------------|-----------|--------------------|
| Color   | Configuration | Point (V) | (V <sub>pk</sub> ) |
| Magenta | Float         | 3.25      | 0.3                |
| Cyan    | Ground        | 3.55      | 0.3                |
| Black   | $V_{BATT}$    | 3.75      | 0.3                |

Figure 12. Output Voltage vs. Battery Voltage

Figure 13 shows examples of output power vs. battery voltage with a  $0.4V_{pk}$  sinusoidal input signal.



| Line    | AGCT          | AGC Trip  | Input Voltage      |
|---------|---------------|-----------|--------------------|
| Color   | Configuration | Point (V) | (V <sub>pk</sub> ) |
| Magenta | Float         | 3.25      | 0.3                |
| Cyan    | Ground        | 3.55      | 0.3                |
| Black   | $V_{BATT}$    | 3.75      | 0.3                |

Figure 13. Output Power vs. Battery Voltage Examples (V<sub>IN</sub>=0.4V<sub>pk</sub> Sine)

The speed at which gain can change is limited (see Electrical Characteristics); therefore, the actual gain may lag the target gain if V<sub>BATT</sub> voltage changes quickly.

Figure 14 and Figure 15 show examples of AGC changes over time. In these examples, AGCT is grounded, so the AGC trip point is 3.55V.

- 1. Initially, V<sub>BATT</sub> is 3.6V and gain is 10V/V (20dB).
- 2. A narrow  $V_{\text{BATT}}$  drop of less than 2µs is ignored by the AGC.
- The next V<sub>BATT</sub> drop lasts longer and the AGC is tripped. The initial 0.5dB gain reduction occurs 3.9µs after V<sub>BATT</sub> crosses below the 3.55V trip point.
- 4.  $V_{BATT}$  is now 3.1V, so target gain is  $10V/V 3V/V \times 10V/V \times [(3.55V 3.1V) / 5.2V] = 7.40V/V = 17.4dB.$
- 5. Gain continues to drop by 0.5dB every 10µs until it is below the target gain, where it settles at 17.0dB.
- When V<sub>BATT</sub> rises above the trip point, gain increases by 0.5dB. If more than 800ms has passed since the last gain change, gain rises immediately, as shown in Figure 14. Otherwise, gain does not rise until after 800ms has passed, as shown in Figure 15.
- While V<sub>BATT</sub> remains above the trip point, gain continues to increase by 0.5dB every 800ms until it returns to 20dB.

The intent of the AGC circuitry is to limit current draw from the battery to extend runtime. This is particularly important for handsets that incorporate advanced shutdown algorithms to measure battery voltage. The AGC circuit dynamically adjusts the amplifier gain based on the trip point used. Even though the amplifier gain is reduced in response to lower battery voltages, two conditions result in continued higher current draw: 1) the handset volume is turned up in an attempt to maintain the same loudness, or 2) the input signal is increased. If

one or both of these conditions exist, even though the amplifier gain is reduced in response to lower battery

voltage, current draw remains elevated, eventually resulting in handset shutdown.



Figure 14. AGC Changes vs. Time, Example 1



Figure 15. AGC Changes vs. Time, Example 2

# **Applications Information**

## **Layout Considerations**

General layout and supply bypassing play a major role in analog performance and thermal characteristics. Fairchild offers an evaluation board to guide layout and aid device evaluation. Contact a Fairchild representative for information about evaluation boards. Following the recommended layout configuration (shown in Figure 16) provides optimum performance for the device. For best results, follow the steps and recommended routing rules listed below.

## **Recommended Routing / Layout Rules**

- Do not run analog and digital signals in parallel.
- Traces must run on top of the ground plane.
- Avoid routing at 90° angles.
- Place bypass capacitors within 2.54mm (0.1 inches) of the device power pin.
- Minimize all trace lengths to reduce series inductance.
- Connect BGND, PGND, and AGND together using a single ground plane.



Figure 16. Recommended PCB Layout

## **Table 1 – Recommended Passive Components**

| Component          | Vendor | Part Number        | Value |
|--------------------|--------|--------------------|-------|
| Lsw                | Murata | LQM2HPN2R2NJCL     | 2.2µH |
| $C_{PVDD}$         | Murata | GRM21AR60J226UE80K | 22μF  |
| C <sub>VBATT</sub> | Murata | GRM188R60J106UE82J | 10μF  |

# **Physical Dimensions**





RECOMMENDED LAND PATTERN (NSMD)





#### SIDE VIEWS



#### NOTES:

- A. NO JEDEC REGISTRATION APPLIES.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCE PER ASME Y14.5M, 1994.
- D. DATUM C IS DEFINED BY THE SPHERICAL CROWNS OF THE BALLS.
- E PACKAGE NOMINAL HEIGHT IS 586 MICRONS ±39 MICRONS (547-625 MICRONS).
- F FOR DIMENSIONS D, E, X, AND Y SEE PRODUCT DATASHEET.
  - G. DRAWING FILNAME: MKT-UC012AErev1

Figure 17. 12-Ball WLCSP, 3x4 Array, 0.5mm Pitch, 250µm Ball

#### **Product Dimensions**

| Product    | D      | E      | X      | Y      |
|------------|--------|--------|--------|--------|
| FAB3103UCX | 1.86mm | 1.44mm | 0.22mm | 0.18mm |

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent version. Package specifications do not expand Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductors online packaging area for the most recent packaging drawings and tape and reel specifications. http://www.fairchildsemi.com/packaging/.





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

2Cool<sup>3</sup> F-PFS™ AccuPower™ FRFET® AX-CAP™\* Global Power Resource<sup>S</sup> BitSiC™ Green Bridge™ Green FPS™ Build it Now™ Green FPS™ e-Series™ CorePLUS™ Gmax™ CorePOWER™ GTO\*\* CROSSVOLT™ IntelliMAX™ CTL™

Current Transfer Logic™ ISOPLANAR™ DEUXPEED® Making Small Speakers Sound Louder

 Dual Cool™
 and Better™

 EcoSPARK®
 MegaBuck™

 EfficientMax™
 MICROCOUPLER™

 ESBC™
 MicroFET™

 MicroPak™
 MicroPak™

Fairchild®
Fairchild Semiconductor®
FACT Quiet Series™
FACT®
FAST®
Fast®
Fast®
FAST®
FAST®
OPTOLOGIC®
FastvCore™
OPTOPLANAR®

FETBench™ FlashWriter®\* FPS™ PowerTrench® PowerXS™

Programmable Active Droop™

QFET<sup>®</sup> QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™

SmartMax™ SMART START™

Solutions for Your Success™

SPM®
STEALTH™
SUperFET®
SuperSOT™-6
SuperSOT™-8
SuperSOT™-8
SupreMOS®
SyncFET™
Sync-Lock™
SYSTEM
GENERAL®•

Franchise
TinyBoost™
TinyBoost™
TinyCalc™
TinyCalc™
TinyCogic®
TINYOPTO™
TinyPower™
TinyPWM™
TinyWire™
TranSiC™
TriFault Detect™
TRUECURRENT®\*
µSerDes™

The Power Franchise®

UHC<sup>®</sup>
UHra FRFET™
UniFET™
VCX™
VisualMax™
VoltagePlus™
XS™

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### s used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Delimition of Terms      |                       |                                                                                                                                                                                                     |  |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.  The datasheet is for reference information only.                                                   |  |  |  |

Rev. 162