# Technical Data Advance Information

DSP56L307/D Rev. 3, 4/2003

24-Bit Digital Signal Processor







Figure 1. DSP56L307 Block Diagram

The Motorola DSP56L307, a member of the DSP56300 Digital Signal Processor (DSP) family, supports network applications with general filtering operations. The Enhanced Filter Coprocessor (EFCOP) executes filter algorithms in parallel with core operations, enhancing signal quality with no impact on channel throughput or total channels supported. The result is increased overall performance. Like the other DSP56300 family members, the DSP56L307 uses a

high-performance, single-clock-cycle-perinstruction engine (DSP56000 code-compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access (DMA) controller (see **Figure 1**). The DSP56L307 performs at 160 million instructions per second (MIPS), attaining 290 MIPS when the EFCOP is in use. It operates with an internal 160 MHz clock with a 1.8 volt core and independent 3.3 volt input/output (I/O) power.

Note: This document contains information on a new product. Specifications and information herein are subject to change without notice.

## **Table of Contents**

|            |                       | DSP56L307 Features                              | iii  |  |  |  |  |
|------------|-----------------------|-------------------------------------------------|------|--|--|--|--|
|            |                       | Target Applications                             |      |  |  |  |  |
|            |                       | Product Documentation                           | v    |  |  |  |  |
| Chapter 1  | Sign                  | Signal/ Connection Descriptions                 |      |  |  |  |  |
| •          | 1.1                   | Signal Groupings                                | 1-1  |  |  |  |  |
|            | 1.2                   | Power                                           | 1-3  |  |  |  |  |
|            | 1.3                   | Ground                                          | 1-3  |  |  |  |  |
|            | 1.4                   | Clock                                           | 1-4  |  |  |  |  |
|            | 1.5                   | PLL                                             | 1-4  |  |  |  |  |
|            | 1.6                   | External Memory Expansion Port (Port A)         | 1-5  |  |  |  |  |
|            | 1.7                   | Interrupt and Mode Control                      | 1-8  |  |  |  |  |
|            | 1.8                   | Host Interface (HI08)                           | 1-9  |  |  |  |  |
|            | 1.9                   | Enhanced Synchronous Serial Interface 0 (ESSI0) | 1-13 |  |  |  |  |
|            | 1.10                  | Enhanced Synchronous Serial Interface 1 (ESSI1) | 1-14 |  |  |  |  |
|            | 1.11                  | Serial Communication Interface (SCI)            | 1-16 |  |  |  |  |
|            | 1.12                  | Timers                                          | 1-17 |  |  |  |  |
|            | 1.13                  | JTAG and OnCE Interface                         | 1-18 |  |  |  |  |
| Chapter 2  | Specifications        |                                                 |      |  |  |  |  |
| •          | 2.1                   | Introduction                                    | 2-1  |  |  |  |  |
|            | 2.2                   | Maximum Ratings                                 | 2-1  |  |  |  |  |
|            | 2.3                   | Thermal Characteristics                         | 2-2  |  |  |  |  |
|            | 2.4                   | DC Electrical Characteristics                   | 2-3  |  |  |  |  |
|            | 2.5                   | AC Electrical Characteristics                   | 2-4  |  |  |  |  |
| Chapter 3  | Pack                  | kaging                                          |      |  |  |  |  |
| •          | 3.1                   | Pin-Out and Package Information                 | 3-1  |  |  |  |  |
|            | 3.2                   | MAP-BGA Package Description                     | 3-2  |  |  |  |  |
|            | 3.3                   | MAP-BGA Package Mechanical Drawing              | 3-10 |  |  |  |  |
| Chapter 4  | Design Considerations |                                                 |      |  |  |  |  |
| •          | 4.1                   | Thermal Design Considerations                   | 4-1  |  |  |  |  |
|            | 4.2                   | Electrical Design Considerations                | 4-2  |  |  |  |  |
|            | 4.3                   | Power Consumption Considerations                | 4-4  |  |  |  |  |
|            | 4.4                   | PLL Performance Issues                          | 4-5  |  |  |  |  |
|            | 4.5                   | Input (EXTAL) Jitter Requirements               | 4-5  |  |  |  |  |
| Appendix A | Pow                   | er Consumption Benchmark                        |      |  |  |  |  |
| Index      |                       |                                                 |      |  |  |  |  |
|            |                       |                                                 |      |  |  |  |  |

# **Data Sheet Conventions**

| OVERBAR      | Used to indicate a signal low.) | that is active when pulled   | low (For example, the RES      | ET pin is active when |
|--------------|---------------------------------|------------------------------|--------------------------------|-----------------------|
| "asserted"   | Means that a high true (a       | ctive high) signal is high o | r that a low true (active low) | signal is low         |
| "deasserted" | Means that a high true (a       | ctive high) signal is low or | that a low true (active low)   | signal is high        |
| Examples:    | Signal/Symbol                   | Logic State                  | Signal State                   | Voltage               |
|              | PIN                             | True                         | Asserted                       | $V_{IL}/V_{OL}$       |
|              | PIN                             | False                        | Deasserted                     | $V_{IH}/V_{OH}$       |
|              | PIN                             | True                         | Asserted                       | $V_{IH}/V_{OH}$       |
|              | PIN                             | False                        | Deasserted                     | $V_{IL}/V_{OL}$       |

 $\textbf{Note:} \ \ \text{Values for V}_{\text{IL}}, \ \ \text{V}_{\text{OL}}, \ \ \text{V}_{\text{IH}}, \ \text{and} \ \ \text{V}_{\text{OH}} \ \text{are defined by individual product specifications}.$ 

#### DSP56L307 Features

#### **High-Performance DSP56300 Core**

- 160 million instructions per second (MIPS) (290 MIPS using the EFCOP in filtering applications) with a 160 MHz clock at 1.8 V core and 3.3 V I/O
- Object code compatible with the DSP56000 core with highly parallel instruction set
- Data Arithmetic Logic Unit (Data ALU) with fully pipelined 24 × 24-bit parallel
   Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream
   generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under
   software control
- Program Control Unit (PCU) with Position Independent Code (PIC) support, addressing modes
  optimized for DSP applications (including immediate offsets), on-chip instruction cache controller,
  on-chip memory-expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts
- Direct Memory Access (DMA) with six DMA channels supporting internal and external accesses;
   one-, two-, and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals
- Phase Lock Loop (PLL) allows change of low-power Divide Factor (DF) without loss of lock and output clock with skew elimination
- Hardware debugging support including On-Chip Emulation (OnCE™) module, Joint Test Action Group (JTAG) Test Access Port (TAP)

#### **Enhanced Filtering Coprocessor (EFCOP)**

- $\bullet$  On-chip 24 imes 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core
- Operation at the same frequency as the core (up to 160 MHz)
- Support for a variety of filter modes, some of which are optimized for cellular base station applications:
  - Real Finite Impulse Response (FIR) with real taps
  - Complex FIR with complex taps
  - Complex FIR generating pure real or pure imaginary outputs alternately
  - A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16
  - Direct form 1 (DFI) Infinite Impulse Response (IIR) filter
  - Direct form 2 (DFII) IIR filter
  - Four scaling factors (1, 4, 8, 16) for IIR output
  - Adaptive FIR filter with true least mean square (LMS) coefficient updates
  - Adaptive FIR filter with delayed LMS coefficient updates

### **On-Chip Peripherals**

- Enhanced DSP56000-like 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs
- Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater)
- Serial communications interface (SCI) with baud rate generator
- Triple timer module
- Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled

## **On-Chip Memories**

- $192 \times 24$ -bit bootstrap ROM
- 64 K RAM total
- Program RAM, Instruction Cache, X data RAM, and Y data RAM sizes are programmable:

| Program<br>RAM Size | Instruction<br>Cache Size | X Data RAM Size* | Y Data RAM Size* | Instruction<br>Cache | Switch<br>Mode | MSW1 | MSW0 |
|---------------------|---------------------------|------------------|------------------|----------------------|----------------|------|------|
| 16 K × 24-bit       | 0                         | 24 K × 24-bit    | 24 K × 24-bit    | disabled             | disabled       | 0/1  | 0/1  |
| 15 K × 24-bit       | $1024 \times 24$ -bit     | 24 K × 24-bit    | 24 K × 24-bit    | enabled              | disabled       | 0/1  | 0/1  |
| 48 K × 24-bit       | 0                         | 8 K × 24-bit     | 8 K × 24-bit     | disabled             | enabled        | 0    | 0    |
| 47 K × 24-bit       | $1024 \times 24$ -bit     | 8 K × 24-bit     | 8 K × 24-bit     | enabled              | enabled        | 0    | 0    |
| 40 K × 24-bit       | 0                         | 12 K × 24-bit    | 12 K × 24-bit    | disabled             | enabled        | 0    | 1    |
| 39 K × 24-bit       | $1024 \times 24$ -bit     | 12 K × 24-bit    | 12 K × 24-bit    | enabled              | enabled        | 0    | 1    |
| 32 K × 24-bit       | 0                         | 16 K × 24-bit    | 16 K × 24-bit    | disabled             | enabled        | 1    | 0    |
| 31 K × 24-bit       | $1024 \times 24$ -bit     | 16 K × 24-bit    | 16 K × 24-bit    | enabled              | enabled        | 1    | 0    |
| 24 K × 24-bit       | 0                         | 20 K × 24-bit    | 20 K × 24-bit    | disabled             | enabled        | 1    | 1    |
| 23 K × 24-bit       | $1024 \times 24$ -bit     | 20 K × 24-bit    | 20 K × 24-bit    | enabled              | enabled        | 1    | 1    |

<sup>\*</sup>Includes 4 K × 24-bit shared memory (that is, memory shared by the core and the EFCOP)

#### **Off-Chip Memory Expansion**

- $\bullet$  Data memory expansion to two 256 K imes 24-bit word memory spaces using the standard external address lines
- Program memory expansion to one 256 K  $\times$  24-bit words memory space using the standard external address lines
- External memory expansion port
- Chip Select Logic for glueless interface to static random access memory (SRAMs)
- On-chip DRAM Controller for glueless interface to dynamic random access memory (DRAMs) up to 100 MHz operating frequency

### **Reduced Power Dissipation**

- Very low-power CMOS design
- Wait and Stop low-power standby modes
- Fully static design specified to operate down to 0 Hz (dc)
- Optimized power management circuitry (instruction-dependent, peripheral-dependent, and mode-dependent)

## **Packaging**

The DSP56L307 is available in a 196-pin MAP-BGA package.

## **Target Applications**

- · Wireless and wireline infrastructure applications
- Multi-channel wireless local loop systems
- DSP resource boards
- High-speed modem banks
- · Packet telephony

## **Product Documentation**

The three documents listed in the following table are required for a complete description of the DSP56L307 and are necessary to design properly with the part. Documentation is available from the following sources. (See the back cover for details.)

- A local Motorola distributor
- A Motorola semiconductor sales office
- A Motorola Literature Distribution Center
- The World Wide Web (WWW)

Table 1. DSP56L307 Documentation

| Name                        | Description                                                                                                | Order Number  |
|-----------------------------|------------------------------------------------------------------------------------------------------------|---------------|
| DSP56300 Family<br>Manual   | Detailed description of the DSP56300 family processor core and instruction set                             | DSP56300FM/AD |
| DSP56L307 User's<br>Manual  | Detailed functional description of the DSP56L307 memory configuration, operation, and register programming | DSP56L307UM/D |
| DSP56L307<br>Technical Data | DSP56L307 features list and physical, electrical, timing, and package specifications                       | DSP56L307/D   |

#### Chapter 1

Signal/ Connection Descriptions

## 1.1 Signal Groupings

The DSP56L307 input and output signals are organized into functional groups as shown in **Table 1-1**. **Figure 1-1** diagrams the DSP56L307 signals by functional group. The remainder of this chapter describes the signal pins in each functional group.

Table 1-1. DSP56L307 Functional Signal Groupings

| Functional Group                             |                            |    |  |
|----------------------------------------------|----------------------------|----|--|
| Power (V <sub>CC</sub> )                     |                            | 20 |  |
| Ground (GND)                                 |                            | 66 |  |
| Clock                                        |                            | 2  |  |
| PLL                                          |                            | 3  |  |
| Address bus                                  |                            |    |  |
| Data bus Port A <sup>1</sup>                 |                            |    |  |
| Bus control                                  |                            | 13 |  |
| Interrupt and mode control                   | •                          | 5  |  |
| Host interface (HI08)                        | Port B <sup>2</sup>        | 16 |  |
| Enhanced synchronous serial interface (ESSI) | Ports C and D <sup>3</sup> | 12 |  |
| Serial communication interface (SCI)         | Port E <sup>4</sup>        | 3  |  |
| Timer                                        |                            |    |  |
| OnCE/JTAG Port                               |                            |    |  |

Notes:

- Port A signals define the external memory interface port, including the external address bus, data bus, and control signals. The Clock Output (CLKOUT), BCLK, BCLK, CAS, and RAS[0-3] signals used by other DSP56300 family members are supported by the DSP56L307 at operating frequencies up to 100 MHz. DRAM access is not supported above 100 MHz.
- 2. Port B signals are the HI08 port signals multiplexed with the GPIO signals.
- 3. Port C and D signals are the two ESSI port signals multiplexed with the GPIO signals.
- **4.** Port E signals are the SCI port signals multiplexed with the GPIO signals.
- There are 5 signal connections that are not used. These are designated as no connect (NC) in the package description (see Chapter 3).

**Note:** This chapter refers to a number of configuration registers used to select individual multiplexed signal functionality. Refer to the *DSP56L307 User's Manual* for details on these configuration registers.



- Notes:
- The HI08 port supports a non-multiplexed or a multiplexed bus, single or double Data Strobe (DS), and single or double Host Request (HR) configurations. Since each of these modes is configured independently, any combination of these modes is possible. These HI08 signals can also be configured alternatively as GPIO signals (PB[0–15]). Signals with dual designations (for example, HAS/HAS) have configurable polarity.
- 2. The ESSI0, ESSI1, and SCI signals are multiplexed with the Port C GPIO signals (PC[0–5]), Port D GPIO signals (PD[0–5]), and Port E GPIO signals (PE[0–2]), respectively.
- 3. TIO[0-2] can be configured as GPIO signals.
- 4. CLKOUT, BCLK, BCLK, CAS, and RAS[0–3] are valid only for operating frequencies ≤ 100 MHz.

Figure 1-1. Signals Identified by Functional Group

# 1.2 Power

Table 1-2. Power Inputs

| Power Name         | Description                                                                                                                                                                                                          |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| V <sub>CCP</sub>   | <b>PLL Power</b> — $V_{CC}$ dedicated for PLL use. The voltage should be well-regulated and the input should be provided with an extremely low impedance path to the $V_{CC}$ power rail.                            |  |  |
| V <sub>CCQL</sub>  | Quiet Core (Low) Power—An isolated power for the core processing logic. This input must be isolated externally from all other chip power inputs.                                                                     |  |  |
| V <sub>CCQH</sub>  | <b>Quiet External (High) Power</b> —A quiet power source for I/O lines. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> .                                         |  |  |
| V <sub>CCA</sub>   | Address Bus Power—An isolated power for sections of the address bus I/O drivers. This input must be tied externally to all other chip power inputs, except V <sub>CCQL</sub> .                                       |  |  |
| V <sub>CCD</sub>   | $\label{eq:DataBusPower} \textbf{Data Bus Power} - \textbf{An isolated power for sections of the data bus I/O drivers. This input must be tied externally to all other chip power inputs, \textit{except} V_{CCQL}.$ |  |  |
| V <sub>CCC</sub>   | <b>Bus Control Power</b> —An isolated power for the bus control I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> .                                    |  |  |
| V <sub>CCH</sub>   | <b>Host Power</b> —An isolated power for the HI08 I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> .                                                  |  |  |
| V <sub>CCS</sub>   | <b>ESSI, SCI, and Timer Power</b> —An isolated power for the ESSI, SCI, and timer I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> .                  |  |  |
| Note: The user mus | t provide adequate external decoupling capacitors for all power connections.                                                                                                                                         |  |  |

# 1.3 Ground

Table 1-3. Grounds

| Ground<br>Name     | Description                                                                                                                                                                                                                                                       |  |  |  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| GND <sub>P</sub>   | <b>PLL Ground</b> —Ground-dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground. $V_{CCP}$ should be bypassed to GND <sub>P</sub> by a 0.47 $\mu$ F capacitor located as close as possible to the chip package. |  |  |  |
| GND <sub>P1</sub>  | PLL Ground 1—Ground-dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground.                                                                                                                                      |  |  |  |
| GND                | Ground—Connected to an internal device ground plane.                                                                                                                                                                                                              |  |  |  |
| <b>Note:</b> The ι | Note: The user must provide adequate external decoupling capacitors for all GND connections.                                                                                                                                                                      |  |  |  |

# 1.4 Clock

Table 1-4. Clock Signals

| Signal<br>Name | Туре   | State<br>During<br>Reset | Signal Description                                                                                                                           |  |
|----------------|--------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| EXTAL          | Input  | Input                    | External Clock/Crystal Input—Interfaces the internal crystal oscillator input to an external crystal or an external clock.                   |  |
| XTAL           | Output | Chip-driven              | Crystal Output—Connects the internal crystal oscillator output to an external crystal. If an external clock is used, leave XTAL unconnected. |  |

# 1.5 PLL

**Table 1-5.** Phase-Locked Loop Signals

| Signal<br>Name | Туре   | State During<br>Reset | Signal Description                                                                                                                                                                               |
|----------------|--------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKOUT         | Output | Chip-driven           | Clock Output—Provides an output clock synchronized to the internal core clock phase.                                                                                                             |
|                |        |                       | If the PLL is enabled and both the multiplication and division factors equal one, then CLKOUT is also synchronized to EXTAL.                                                                     |
|                |        |                       | If the PLL is disabled, the CLKOUT frequency is half the frequency of EXTAL.                                                                                                                     |
|                |        |                       | <b>Note:</b> At operating frequencies above 100 MHz, this signal produces a low-amplitude waveform that is not usable externally by other devices.                                               |
| PCAP           | Input  | Input                 | PLL Capacitor—An input connecting an off-chip capacitor to the PLL filter. Connect one capacitor terminal to PCAP and the other terminal to V <sub>CCP</sub> .                                   |
|                |        |                       | If the PLL is not used, PCAP can be tied to $V_{CC}$ , GND, or left floating.                                                                                                                    |
| PINIT          | Input  | Input                 | PLL Initial—During assertion of RESET, the value of PINIT is written into the PLL enable (PEN) bit of the PLL control (PCTL) register, determining whether the PLL is enabled or disabled.       |
| NMI            | Input  |                       | Nonmaskable Interrupt—After RESET deassertion and during normal instruction processing, this Schmitt-trigger input is the negative-edge-triggered NMI request internally synchronized to CLKOUT. |

# 1.6 External Memory Expansion Port (Port A)

**Note:** When the DSP56L307 enters a low-power standby mode (stop or wait), it releases bus mastership and tri-states the relevant Port A signals: A[0–17], D[0–23], AA0/RAS0–AA3/RAS3,

RD, WR, BB, CAS.

### 1.6.1 External Address Bus

Table 1-6. External Address Bus Signals

| Signal<br>Name | Туре   | State During<br>Reset, Stop, or<br>Wait | Signal Description                                                                                                                                                                                                                                                                                        |
|----------------|--------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[0-17]        | Output | Tri-stated                              | Address Bus—When the DSP is the bus master, A[0–17] are active-high outputs that specify the address for external program and data memory accesses. Otherwise, the signals are tri-stated. To minimize power dissipation, A[0–17] do not change state when external memory spaces are not being accessed. |

### 1.6.2 External Data Bus

Table 1-7. External Data Bus Signals

| Signal<br>Name | Туре          | State<br>During<br>Reset | State<br>During<br>Stop or<br>Wait                        | Signal Description                                                                                                                                                                                                                                                                                                                                                           |
|----------------|---------------|--------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[0-23]        | Input/ Output | Ignored<br>Input         | Last state:<br>Input:<br>Ignored<br>Output:<br>Last value | <b>Data Bus</b> —When the DSP is the bus master, D[0–23] are active-high, bidirectional input/outputs that provide the bidirectional data bus for external program and data memory accesses. Otherwise, D[0–23] drivers are tri-stated. If the last state is output, these lines have weak keepers that maintain the last output state even when all drivers are tri-stated. |

## 1.6.3 External Bus Control

Table 1-8. External Bus Control Signals

| Signal<br>Name | Туре   | State During<br>Reset, Stop, or<br>Wait | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------|--------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AA[0-3]        | Output | Tri-stated                              | Address Attribute—When defined as AA, these signals can be used as chip selects or additional address lines. The default use defines a priority scheme under which only one AA signal can be asserted at a time. Setting the AA priority disable (APD) bit (Bit 14) of the Operating Mode Register, the priority mechanism is disabled and the lines can be used together as four external lines that can be decoded externally into 16 chip select signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RAS[0-3]       | Output |                                         | <b>Row Address Strobe</b> —When defined as $\overline{RAS}$ , these signals can be used as $\overline{RAS}$ for DRAM interface. These signals are tri-statable outputs with programmable polarity.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                |        |                                         | Note: DRAM access is not supported above 100 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RD             | Output | Tri-stated                              | <b>Read Enable</b> —When the DSP is the bus master, $\overline{RD}$ is an active-low output that is asserted to read external memory on the data bus (D[0–23]). Otherwise, $\overline{RD}$ is tri-stated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| WR             | Output | Tri-stated                              | <b>Write Enable</b> —When the DSP is the bus master, WR is an active-low output that is asserted to write external memory on the data bus (D[0–23]). Otherwise, the signals are tri-stated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TA             | Input  | Ignored Input                           | Transfer Acknowledge—If the DSP56L307 is the bus master and there is no external bus activity, or the DSP56L307 is not the bus master, the TA input is ignored. The TA input is a data transfer acknowledge (DTACK) function that can extend an external bus cycle indefinitely. Any number of wait states (1, 2 infinity) can be added to the wait states inserted by the bus control register (BCR) by keeping TA deasserted. In typical operation, TA is deasserted at the start of a bus cycle, asserted to enable completion of the bus cycle, and deasserted before the next bus cycle. The current bus cycle completes one clock period after TA is deasserted. The number of wait states is determined by the TA input or by the BCR, whichever is longer. The BCR sets the minimum number of wait states in external bus cycles. In order to use the TA functionality, the BCR must be programmed to at least one wait state. A zero wait state access cannot be extended by TA deassertion. |
|                |        |                                         | At operating frequencies ≤ 100 MHz, TĀ can operate synchronously (with respect to CLKOUT) or asynchronously depending on the setting of the TAS bit in the Operating Mode Register (OMR). If synchronous mode is selected, the user is responsible for ensuring that TĀ transitions occur synchronous to CLKOUT to ensure correct operation. Synchronous operation is not supported above 100 MHz and the OMR[TAS] bit must be set to synchronize the TĀ signal with the internal clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

Table 1-8. External Bus Control Signals (Continued)

| Signal<br>Name | Туре             | State During<br>Reset, Stop, or<br>Wait                                                                                                                                                                            | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BR             | Output           | Reset: Output<br>(deasserted)<br>State during<br>Stop/Wait depends<br>on BRH bit setting:<br>• BRH = 0: Output,<br>deasserted<br>• BRH = 1: Maintains<br>last state (that is, if<br>asserted, remains<br>asserted) | Bus Request—Asserted when the DSP requests bus mastership. BR is deasserted when the DSP no longer needs the bus. BR may be asserted or deasserted independently of whether the DSP56L307 is a bus master or a bus slave. Bus "parking" allows BR to be deasserted even though the DSP56L307 is the bus master. (See the description of bus "parking" in the BB signal description.) The bus request hold (BRH) bit in the BCR allows BR to be asserted under software control even though the DSP does not need the bus. BR is typically sent to an external bus arbitrator that controls the priority, parking, and tenure of each master on the same external bus. BR is affected only by DSP requests for the external bus, never for the internal bus. During hardware reset, BR is deasserted and the arbitration is reset to the bus slave state. |
| BG             | Input            | Ignored Input                                                                                                                                                                                                      | Bus Grant—Asserted by an external bus arbitration circuit when the DSP56L307 becomes the next bus master. When $\overline{BG}$ is asserted, the DSP56L307 must wait until $\overline{BB}$ is deasserted before taking bus mastership. When $\overline{BG}$ is deasserted, bus mastership is typically given up at the end of the current bus cycle. This may occur in the middle of an instruction that requires more than one external bus cycle for execution.  To ensure proper operation, the user must set the asynchronous bus arbitration enable (ABE) bit (Bit 13) in the Operating Mode Register. When this bit is set, $\overline{BG}$ and $\overline{BB}$ are synchronized internally. This adds a required delay between the deassertion of an initial $\overline{BG}$ input and the assertion of a subsequent $\overline{BG}$ input.        |
| ВВ             | Input/<br>Output | Ignored Input                                                                                                                                                                                                      | Bus Busy—Indicates that the bus is active. Only after BB is deasserted can the pending bus master become the bus master (and then assert the signal again). The bus master may keep BB asserted after ceasing bus activity regardless of whether BR is asserted or deasserted. Called "bus parking," this allows the current bus master to reuse the bus without rearbitration until another device requires the bus. BB is deasserted by an "active pull-up" method (that is, BB is driven high and then released and held high by an external pull-up resistor).  Notes:  1. See BG for additional information.  2. BB requires an external pull-up resistor.                                                                                                                                                                                          |
| CAS            | Output           | Tri-stated                                                                                                                                                                                                         | Column Address Strobe—When the DSP is the bus master, CAS is an active-low output used by DRAM to strobe the column address. Otherwise, if the Bus Mastership Enable (BME) bit in the DRAM control register is cleared, the signal is tri-stated.  Note: DRAM access is not supported above 100 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| BCLK           | Output           | Tri-stated                                                                                                                                                                                                         | Bus Clock When the DSP is the bus master, BCLK is active when the address trace enable (ATE) bit in the Operating Mode Register is set. When BCLK is active and synchronized to CLKOUT by the internal PLL, BCLK precedes CLKOUT by one-fourth of a clock cycle.  Note: At operating frequencies above 100 MHz, this signal produces a low-amplitude waveform that is not usable externally by other devices.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| BCLK           | Output           | Tri-stated                                                                                                                                                                                                         | Bus Clock Not When the DSP is the bus master, BCLK is the inverse of the BCLK signal. Otherwise, the signal is tri-stated.  Note: At operating frequencies above 100 MHz, this signal produces a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                |                  |                                                                                                                                                                                                                    | low-amplitude waveform that is not usable externally by other devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# 1.7 Interrupt and Mode Control

The interrupt and mode control signals select the chip operating mode as it comes out of hardware reset. After  $\overline{\mathsf{RESET}}$  is deasserted, these inputs are hardware interrupt request lines.

Table 1-9. Interrupt and Mode Control

| Signal Name | Туре  | State During<br>Reset    | Signal Description                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODA        | Input | Schmitt-trigger<br>Input | <b>Mode Select A</b> —MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted.                                                                                                                                                                                                    |
| ĪRQĀ        | Input |                          | External Interrupt Request A—After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the STOP or WAIT standby state and IRQA is asserted, the processor exits the STOP or WAIT state.                                                                        |
| MODB        | Input | Schmitt-trigger<br>Input | Mode Select B—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted.                                                                                                                                                                                                            |
| ĪRQB        | Input |                          | <b>External Interrupt Request B</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQB is asserted, the processor exits the WAIT state.                                                                                |
| MODC        | Input | Schmitt-trigger<br>Input | Mode Select C—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted.                                                                                                                                                                                                            |
| ĪRQC        | Input |                          | <b>External Interrupt Request C</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQC is asserted, the processor exits the WAIT state.                                                                                |
| MODD        | Input | Schmitt-trigger<br>Input | Mode Select D—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted.                                                                                                                                                                                                            |
| ĪRQD        | Input |                          | <b>External Interrupt Request D</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQD is asserted, the processor exits the WAIT state.                                                                                |
| RESET       | Input | Schmitt-trigger<br>Input | Reset—Places the chip in the Reset state and resets the internal phase generator. The Schmitt-trigger input allows a slowly rising input (such as a capacitor charging) to reset the chip reliably. When the RESET signal is deasserted, the initial chip operating mode is latched from the MODA, MODB, MODC, and MODD inputs. The RESET signal must be asserted after powerup. |

## 1.8 Host Interface (HI08)

The HI08 provides a fast, 8-bit, parallel data port that connects directly to the host bus. The HI08 supports a variety of standard buses and connects directly to a number of industry-standard microcomputers, microprocessors, DSPs, and DMA hardware.

### 1.8.4 Host Port Usage Considerations

Careful synchronization is required when the system reads multiple-bit registers that are written by another asynchronous system. This is a common problem when two asynchronous systems are connected (as they are in the Host port). The considerations for proper operation are discussed in **Table 1-10**.

| Action                                        | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asynchronous read of receive byte registers   | When reading the receive byte registers, Receive register High (RXH), Receive register Middle (RXM), or Receive register Low (RXL), the host interface programmer should use interrupts or poll the Receive register Data Full (RXDF) flag that indicates data is available. This assures that the data in the receive byte registers is valid.                                                        |
| Asynchronous write to transmit byte registers | The host interface programmer should not write to the transmit byte registers, Transmit register High (TXH), Transmit register Middle (TXM), or Transmit register Low (TXL), unless the Transmit register Data Empty (TXDE) bit is set indicating that the transmit byte registers are empty. This guarantees that the transmit byte registers transfer valid data to the Host Receive (HRX) register. |

The host interface programmer must change the Host Vector (HV) register only

when the Host Command bit (HC) is clear. This practice guarantees that the DSP

Table 1-10. Host Port Usage Considerations

## 1.8.5 Host Port Configuration

vector

Asynchronous write to host

HI08 signal functions vary according to the programmed configuration of the interface as determined by the 16 bits in the HI08 Port Control Register.

interrupt control logic receives a stable vector.

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                        |
|-------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| H[0-7]      | Input/Output    | Ignored Input                        | Host Data—When the HI08 is programmed to interface with a non-multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the bidirectional Data bus.                            |
| HAD[0-7]    | Input/Output    |                                      | <b>Host Address</b> —When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the bidirectional multiplexed Address/Data bus. |
| PB[0-7]     | Input or Output |                                      | Port B 0–7—When the HI08 is configured as GPIO through the HI08 Port Control Register, these signals are individually programmed as inputs or outputs through the HI08 Data Direction Register.           |

Table 1-11. Host Interface

Table 1-11. Host Interface (Continued)

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                   |
|-------------|-----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HA0         | Input           | Ignored Input                        | Host Address Input 0—When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is line 0 of the host address input bus.                                                                                                                   |
| HAS/HAS     | Input           |                                      | Host Address Strobe—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is the host address strobe (HAS) Schmitt-trigger input. The polarity of the address strobe is programmable but is configured active-low (HAS) following reset. |
| PB8         | Input or Output |                                      | Port B 8—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                          |
| HA1         | Input           | Ignored Input                        | Host Address Input 1—When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is line 1 of the host address (HA1) input bus.                                                                                                             |
| HA8         | Input           |                                      | Host Address 8—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 8 of the host address (HA8) input bus.                                                                                                                      |
| PB9         | Input or Output |                                      | Port B 9—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                          |
| HA2         | Input           | Ignored Input                        | Host Address Input 2—When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is line 2 of the host address (HA2) input bus.                                                                                                             |
| НА9         | Input           |                                      | Host Address 9—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 9 of the host address (HA9) input bus.                                                                                                                      |
| PB10        | Input or Output |                                      | Port B 10—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                         |
| HCS/HCS     | Input           | Ignored Input                        | Host Chip Select—When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is the host chip select (HCS) input. The polarity of the chip select is programmable but is configured active-low (HCS) after reset.                           |
| HA10        | Input           |                                      | Host Address 10—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 10 of the host address (HA10) input bus.                                                                                                                   |
| PB13        | Input or Output |                                      | Port B 13—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                         |

Table 1-11. Host Interface (Continued)

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                                                                                        |
|-------------|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HRW         | Input           | Ignored Input                        | Host Read/Write—When the HI08 is programmed to interface with a single-data-strobe host bus and the HI function is selected, this signal is the Host Read/Write (HRW) input.                                                                                                                                                                                              |
| HRD/HRD     | Input           |                                      | Host Read Data—When the HI08 is programmed to interface with a double-data-strobe host bus and the HI function is selected, this signal is the HRD strobe Schmitt-trigger input. The polarity of the data strobe is programmable but is configured as active-low (HRD) after reset.                                                                                       |
| PB11        | Input or Output |                                      | Port B 11—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                                                                                              |
| HDS/HDS     | Input           | Ignored Input                        | Host Data Strobe—When the HI08 is programmed to interface with a single-data-strobe host bus and the HI function is selected, this signal is the host data strobe (HDS) Schmitt-trigger input. The polarity of the data strobe is programmable but is configured as active-low (HDS) following reset.                                                                     |
| HWR/HWR     | Input           |                                      | Host Write Data—When the HI08 is programmed to interface with a double-data-strobe host bus and the HI function is selected, this signal is the host write data strobe (HWR) Schmitt-trigger input. The polarity of the data strobe is programmable but is configured as active-low (HWR) following reset.                                                                |
| PB12        | Input or Output |                                      | Port B 12—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                                                                                              |
| HREQ/HREQ   | Output          | Ignored Input                        | Host Request—When the HI08 is programmed to interface with a single host request host bus and the HI function is selected, this signal is the host request (HREQ) output. The polarity of the host request is programmable but is configured as active-low (HREQ) following reset. The host request may be programmed as a driven or open-drain output.                   |
| HTRQ/HTRQ   | Output          |                                      | Transmit Host Request—When the HI08 is programmed to interface with a double host request host bus and the HI function is selected, this signal is the transmit host request (HTRQ) output. The polarity of the host request is programmable but is configured as active-low (HTRQ) following reset. The host request may be programmed as a driven or open-drain output. |
| PB14        | Input or Output |                                      | Port B 14—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                                                                                              |

Table 1-11. Host Interface (Continued)

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                                                                                  |
|-------------|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HACK/HACK   | Input           | Ignored Input                        | Host Acknowledge—When the HI08 is programmed to interface with a single host request host bus and the HI function is selected, this signal is the host acknowledge (HACK) Schmitt-trigger input. The polarity of the host acknowledge is programmable but is configured as active-low (HACK) after reset.                                                           |
| HRRQ/HRRQ   | Output          |                                      | Receive Host Request—When the HI08 is programmed to interface with a double host request host bus and the HI function is selected, this signal is the receive host request (HRRQ) output. The polarity of the host request is programmable but is configured as active-low (HRRQ) after reset. The host request may be programmed as a driven or open-drain output. |
| PB15        | Input or Output |                                      | Port B 15—When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                                                                                        |

Notes: 1.

- 1. In the Stop state, the signal maintains the last state as follows:
  - If the last state is input, the signal is an ignored input.
  - If the last state is output, these lines have weak keepers that maintain the last output state even if the drivers are tri-stated.
- 2. The Wait processing state does not affect the signal state.

# 1.9 Enhanced Synchronous Serial Interface 0 (ESSI0)

Two synchronous serial interfaces (ESSI0 and ESSI1) provide a full-duplex serial port for serial communication with a variety of serial devices, including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals that implement the Motorola serial peripheral interface (SPI).

Table 1-12. Enhanced Synchronous Serial Interface 0

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|-----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC00        | Input or Output | Ignored Input                        | Serial Control 0—For asynchronous mode, this signal is used for the receive clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used either for transmitter 1 output or for serial I/O flag 0.                                                                                                                                                                             |
| PC0         | Input or Output |                                      | Port C 0—The default configuration following reset is GPIO input PC0. When configured as PC0, signal direction is controlled through the Port C Direction Register. The signal can be configured as ESSI signal SC00 through the Port C Control Register.                                                                                                                                      |
| SC01        | Input/Output    | Ignored Input                        | Serial Control 1—For asynchronous mode, this signal is the receiver frame sync I/O. For synchronous mode, this signal is used either for transmitter 2 output or for serial I/O flag 1.                                                                                                                                                                                                        |
| PC1         | Input or Output |                                      | Port C 1—The default configuration following reset is GPIO input PC1. When configured as PC1, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SC01 through the Port C Control Register.                                                                                                                                   |
| SC02        | Input/Output    | Ignored Input                        | Serial Control Signal 2—The frame sync for both the transmitter and receiver in synchronous mode, and for the transmitter only in asynchronous mode. When configured as an output, this signal is the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter (and the receiver in synchronous operation). |
| PC2         | Input or Output |                                      | Port C 2—The default configuration following reset is GPIO input PC2. When configured as PC2, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SC02 through the Port C Control Register.                                                                                                                                   |
| SCK0        | Input/Output    | Ignored Input                        | Serial Clock—Provides the serial bit rate clock for the ESSI. The SCK0 is a clock input or output, used by both the transmitter and receiver in synchronous modes or by the transmitter in asynchronous modes.                                                                                                                                                                                 |
|             |                 |                                      | Although an external serial clock can be independent of and asynchronous to the DSP system clock, it must exceed the minimum clock cycle time of 6T (that is, the system clock frequency must be at least three times the external ESSI clock frequency). The ESSI needs at least three DSP phases inside each half of the serial clock.                                                       |
| PC3         | Input or Output |                                      | Port C 3—The default configuration following reset is GPIO input PC3. When configured as PC3, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SCK0 through the Port C Control Register.                                                                                                                                   |

Table 1-12. Enhanced Synchronous Serial Interface 0 (Continued)

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                           |
|-------------|-----------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRD0        | Input           | Ignored Input                        | Serial Receive Data—Receives serial data and transfers the data to the ESSI Receive Shift Register. SRD0 is an input when data is received.                                                                                                                  |
| PC4         | Input or Output |                                      | Port C 4—The default configuration following reset is GPIO input PC4. When configured as PC4, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SRD0 through the Port C Control Register. |
| STD0        | Output          | Ignored Input                        | Serial Transmit Data—Transmits data from the Serial Transmit Shift Register. STD0 is an output when data is transmitted.                                                                                                                                     |
| PC5         | Input or Output |                                      | Port C 5—The default configuration following reset is GPIO input PC5. When configured as PC5, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal STD0 through the Port C Control Register. |

- **Notes:** 1. In the Stop state, the signal maintains the last state as follows:
  - If the last state is input, the signal is an ignored input.
  - If the last state is output, these lines have weak keepers that maintain the last output state even if the drivers are tri-stated.
  - The Wait processing state does not affect the signal state.

#### 1.10 **Enhanced Synchronous Serial Interface 1 (ESSI1)**

Table 1-13. Enhanced Serial Synchronous Interface 1

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                           |
|-------------|-----------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC10        | Input or Output | Ignored Input                        | Serial Control 0—For asynchronous mode, this signal is used for the receive clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used either for transmitter 1 output or for serial I/O flag 0.                                           |
| PD0         | Input or Output |                                      | Port D 0—The default configuration following reset is GPIO input PD0. When configured as PD0, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC10 through the Port D Control Register. |
| SC11        | Input/Output    | Ignored Input                        | Serial Control 1—For asynchronous mode, this signal is the receiver frame sync I/O. For synchronous mode, this signal is used either for Transmitter 2 output or for Serial I/O Flag 1.                                                                      |
| PD1         | Input or Output |                                      | Port D 1—The default configuration following reset is GPIO input PD1. When configured as PD1, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC11 through the Port D Control Register. |

Table 1-13. Enhanced Serial Synchronous Interface 1 (Continued)

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC12        | Input/Output    | Ignored Input                        | Serial Control Signal 2—The frame sync for both the transmitter and receiver in synchronous mode and for the transmitter only in asynchronous mode. When configured as an output, this signal is the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter (and the receiver in synchronous operation). |
| PD2         | Input or Output |                                      | Port D 2—The default configuration following reset is GPIO input PD2. When configured as PD2, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC12 through the Port D Control Register.                                                                                                                                  |
| SCK1        | Input/Output    | Ignored Input                        | Serial Clock—Provides the serial bit rate clock for the ESSI. The SCK1 is a clock input or output used by both the transmitter and receiver in synchronous modes or by the transmitter in asynchronous modes.                                                                                                                                                                                 |
|             |                 |                                      | Although an external serial clock can be independent of and asynchronous to the DSP system clock, it must exceed the minimum clock cycle time of 6T (that is, the system clock frequency must be at least three times the external ESSI clock frequency). The ESSI needs at least three DSP phases inside each half of the serial clock.                                                      |
| PD3         | Input or Output |                                      | Port D 3—The default configuration following reset is GPIO input PD3. When configured as PD3, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SCK1 through the Port D Control Register.                                                                                                                                  |
| SRD1        | Input           | Ignored Input                        | Serial Receive Data—Receives serial data and transfers the data to the ESSI Receive Shift Register. SRD1 is an input when data is being received.                                                                                                                                                                                                                                             |
| PD4         | Input or Output |                                      | Port D 4—The default configuration following reset is GPIO input PD4. When configured as PD4, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SRD1 through the Port D Control Register.                                                                                                                                  |
| STD1        | Output          | Ignored Input                        | Serial Transmit Data—Transmits data from the Serial Transmit Shift Register. STD1 is an output when data is being transmitted.                                                                                                                                                                                                                                                                |
| PD5         | Input or Output |                                      | Port D 5—The default configuration following reset is GPIO input PD5. When configured as PD5, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal STD1 through the Port D Control Register.                                                                                                                                  |

- 1. In the Stop state, the signal maintains the last state as follows:
  - If the last state is input, the signal is an ignored input.
  - If the last state is output, these lines have weak keepers that maintain the last output state even if the drivers are tri-stated.
  - 2. The Wait processing state does not affect the signal state.

# 1.11 Serial Communication Interface (SCI)

The SCI provides a full duplex port for serial communication with other DSPs, microprocessors, or peripherals such as modems.

Table 1-14. Serial Communication Interface

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                          |
|-------------|-----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXD         | Input           | Ignored Input                        | Serial Receive Data—Receives byte-oriented serial data and transfers it to the SCI Receive Shift Register.                                                                                                                                                  |
| PE0         | Input or Output |                                      | Port E 0—The default configuration following reset is GPIO input PE0. When configured as PE0, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal RXD through the Port E Control Register.  |
| TXD         | Output          | Ignored Input                        | Serial Transmit Data—Transmits data from the SCI Transmit Data Register.                                                                                                                                                                                    |
| PE1         | Input or Output |                                      | Port E 1—The default configuration following reset is GPIO input PE1. When configured as PE1, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal TXD through the Port E Control Register.  |
| SCLK        | Input/Output    | Ignored Input                        | Serial Clock—Provides the input or output clock used by the transmitter and/or the receiver.                                                                                                                                                                |
| PE2         | Input or Output |                                      | Port E 2—The default configuration following reset is GPIO input PE2. When configured as PE2, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal SCLK through the Port E Control Register. |

- 1. In the Stop state, the signal maintains the last state as follows:
  - If the last state is input, the signal is an ignored input.
  - If the last state is output, these lines have weak keepers that maintain the last output state even if the drivers are tri-stated.
- 2. The Wait processing state does not affect the signal state.

## 1.12 Timers

The DSP56L307 has three identical and independent timers. Each timer can use internal or external clocking and can either interrupt the DSP56L307 after a specified number of events (clocks) or signal an external device after counting a specific number of internal events.

Table 1-15. Triple Timer Signals

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                            |
|-------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIO0        | Input or Output | Ignored Input                        | Timer 0 Schmitt-Trigger Input/Output— When Timer 0 functions as an external event counter or in measurement mode, TIO0 is used as input. When Timer 0 functions in watchdog, timer, or pulse modulation mode, TIO0 is used as output.         |
|             |                 |                                      | The default mode after reset is GPIO input. TIO0 can be changed to output or configured as a timer I/O through the Timer 0 Control/Status Register (TCSR0).                                                                                   |
| TIO1        | Input or Output | Ignored Input                        | <b>Timer 1 Schmitt-Trigger Input/Output</b> — When Timer 1 functions as an external event counter or in measurement mode, TIO1 is used as input. When Timer 1 functions in watchdog, timer, or pulse modulation mode, TIO1 is used as output. |
|             |                 |                                      | The default mode after reset is GPIO input. TIO1 can be changed to output or configured as a timer I/O through the Timer 1 Control/Status Register (TCSR1).                                                                                   |
| TIO2        | Input or Output | Ignored Input                        | <b>Timer 2 Schmitt-Trigger Input/Output</b> — When Timer 2 functions as an external event counter or in measurement mode, TIO2 is used as input. When Timer 2 functions in watchdog, timer, or pulse modulation mode, TIO2 is used as output. |
|             |                 |                                      | The default mode after reset is GPIO input. TIO2 can be changed to output or configured as a timer I/O through the Timer 2 Control/Status Register (TCSR2).                                                                                   |

- 1. In the Stop state, the signal maintains the last state as follows:
  - If the last state is input, the signal is an ignored input.
  - If the last state is output, these lines have weak keepers that maintain the last output state even if the drivers are tri-stated.
- 2. The Wait processing state does not affect the signal state.

### 1.13 JTAG and OnCE Interface

The DSP56300 family and in particular the DSP56L307 support circuit-board test strategies based on the *IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture*, the industry standard developed under the sponsorship of the Test Technology Committee of IEEE and the JTAG.

The OnCE module provides a means to interface nonintrusively with the DSP56300 core and its peripherals so that you can examine registers, memory, or on-chip peripherals. Functions of the OnCE module are provided through the JTAG TAP signals.

For programming models, see the chapter on debugging support in the DSP56300 Family Manual.

Table 1-16. JTAG/OnCE Interface

| Signal<br>Name | Туре                         | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCK            | Input                        | Input                    | <b>Test Clock</b> —A test clock input signal to synchronize the JTAG test logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| TDI            | Input                        | Input                    | <b>Test Data Input</b> —A test data serial input signal for test instructions and data. TDI is sampled on the rising edge of TCK and has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| TDO            | Output                       | Tri-stated               | <b>Test Data Output</b> —A test data serial output signal for test instructions and data. TDO is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| TMS            | Input                        | Input                    | Test Mode Select—Sequences the test controller's state machine. TMS is sampled on the rising edge of TCK and has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| TRST           | Input                        | Input                    | Test Reset—Īnitializes the test controller asynchronously. TRST has an internal pull-up resistor. TRST must be asserted after powerup.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DE             | Input/Output<br>(open-drain) | Input                    | Debug Event—As an input, initiates Debug mode from an external command controller, and, as an open-drain output, acknowledges that the chip has entered Debug mode. As an input, DE causes the DSP56300 core to finish executing the current instruction, save the instruction pipeline information, enter Debug mode, and wait for commands to be entered from the debug serial input line. This signal is asserted as an output for three clock cycles when the chip enters Debug mode as a result of a debug request or as a result of meeting a breakpoint condition. The DE has an internal pull-up resistor.  This signal is not a standard part of the JTAG TAP controller. The signal connects directly to the OnCE module to initiate debug mode directly or to provide a direct external indication that the chip has entered Debug mode. All other interface with the OnCE module must occur through the JTAG port. |

#### Chapter 2

Specifications

### 2.1 Introduction

The DSP56L307 is fabricated in high-density CMOS with Transistor-Transistor Logic (TTL) compatible inputs and outputs.

Note:

The DSP56L307 specifications are preliminary and are from design simulations, and may not be fully tested or guaranteed. Finalized specifications will be published after full characterization and device qualifications are complete.

## 2.2 Maximum Ratings

#### **CAUTION**

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or V<sub>CC</sub>).

Note

In the calculation of timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification never occurs in the same device that has a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist.

Table 2-1. Absolute Maximum Ratings

| Rating <sup>1</sup>                                     | Symbol            | Value <sup>1, 2</sup>                | Unit |
|---------------------------------------------------------|-------------------|--------------------------------------|------|
| Supply Voltage                                          | V <sub>CC</sub>   | -0.1 to 2.0                          | V    |
| Input/Output Supply Voltage                             | V <sub>CCQH</sub> | -0.3 to 4.0                          | V    |
| All input voltages                                      | V <sub>IN</sub>   | GND – 0.3 to V <sub>CCQH</sub> + 0.3 | V    |
| Current drain per pin excluding V <sub>CC</sub> and GND | 1                 | 10                                   | mA   |
| Operating temperature range                             | T <sub>J</sub>    | -40 to +100                          | °C   |
| Storage temperature                                     | T <sub>STG</sub>  | -55 to +150                          | °C   |

Notes:

- 1. GND = 0 V,  $V_{CC}$  = 1.8 V ± 0.1 V,  $V_{CCQH}$  = 3.3 V ± 0.3 V,  $T_{J}$  = -40°C to +100°C, CL = 50 pF
- Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the maximum rating may affect device reliability or cause permanent damage to the device.
- Power-up sequence: During power-up, and throughout the DSP56L307 operation, V<sub>CCQH</sub> voltage must always be higher or equal to V<sub>CC</sub> voltage.

### 2.3 Thermal Characteristics

Table 2-2. Thermal Characteristics

| Characteristic                                                                    | Symbol           | MAP-BGA<br>Value | Unit |
|-----------------------------------------------------------------------------------|------------------|------------------|------|
| Junction-to-ambient, natural convection, single-layer board (1s) <sup>1,2</sup>   | $R_{\theta JA}$  | 47               | °C/W |
| Junction-to-ambient, natural convection, four-layer board (2s2p) <sup>1,3</sup>   | $R_{\theta JMA}$ | 25               | °C/W |
| Junction-to-ambient, @200 ft/min air flow, single layer board (1s) <sup>1,3</sup> | $R_{\theta JMA}$ | 37               | °C/W |
| Junction-to-ambient, @200 ft/min air flow, four-layer board (2s2p) <sup>1,3</sup> | $R_{\theta JMA}$ | 22               | °C/W |
| Junction-to-board <sup>4</sup>                                                    | $R_{\theta JB}$  | 15               | °C/W |
| Junction-to-case thermal resistance <sup>5</sup>                                  | $R_{\theta JC}$  | 8                | °C/W |
| Junction-to-package-top, natural convection <sup>6</sup>                          | $\Psi_{JT}$      | 2                | °C/W |

- Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.

#### 2.4 **DC Electrical Characteristics**

Table 2-3. DC Electrical Characteristics

| Characteristics                                                                                                                                                                                     | Symbol                                                   | Min                                   | Тур                | Max                                                                     | Unit           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------|--------------------|-------------------------------------------------------------------------|----------------|
| Supply voltage:  Core (V <sub>CCQL</sub> ) and PLL (V <sub>CCP</sub> )  I/O (V <sub>CCQH</sub> , V <sub>CCA</sub> , V <sub>CCD</sub> , V <sub>CCC</sub> , V <sub>CCH</sub> , and V <sub>CCS</sub> ) |                                                          | 1.7<br>3.0                            | 1.8<br>3.3         | 1.9<br>3.6                                                              | V<br>V         |
| Input high voltage  • D[0–23], BG, BB, TA  • MOD/IRQ¹, RESET, PINIT/NMI and all JTAG/ESSI/SCI/Timer/HI08 pins  • EXTAL <sup>8</sup>                                                                 | V <sub>IH</sub><br>V <sub>IHP</sub>                      | 2.0<br>2.0<br>0.8 × V <sub>CCQH</sub> | _                  | V <sub>CCQH</sub> + 0.3<br>V <sub>CCQH</sub> + 0.3<br>V <sub>CCQH</sub> | V<br>V         |
| Input low voltage  • D[0–23], BG, BB, TA, MOD/IRQ <sup>1</sup> , RESET, PINIT  • All JTAG/ESSI/SCI/Timer/HI08 pins  • EXTAL <sup>8</sup>                                                            | V <sub>IL</sub><br>V <sub>ILP</sub><br>V <sub>ILX</sub>  | -0.3<br>-0.3<br>-0.3                  |                    | 0.8<br>0.8<br>0.2 × V <sub>CCQH</sub>                                   | V<br>V<br>V    |
| Input leakage current                                                                                                                                                                               | I <sub>IN</sub>                                          | -10                                   | _                  | 10                                                                      | μΑ             |
| High impedance (off-state) input current (@ 2.4 V / 0.4 V)                                                                                                                                          | I <sub>TSI</sub>                                         | -10                                   | _                  | 10                                                                      | μΑ             |
| Output high voltage • TTL (I <sub>OH</sub> = -0.4 mA) <sup>5,7</sup> • CMOS (I <sub>OH</sub> = -10 μA) <sup>5</sup>                                                                                 | V <sub>OH</sub>                                          | 2.4<br>V <sub>CC</sub> – 0.01         | _                  | _<br>_                                                                  | V<br>V         |
| Output low voltage  • TTL (I <sub>OL</sub> = 3.0 mA, open-drain pins I <sub>OL</sub> = 6.7 mA) <sup>5,7</sup> • CMOS (I <sub>OL</sub> = 10 μA) <sup>5</sup>                                         | V <sub>OL</sub>                                          |                                       | _                  | 0.4<br>0.01                                                             | V<br>V         |
| Internal supply current <sup>2</sup> :  In Normal mode  In Wait mode <sup>3</sup> In Stop mode <sup>4</sup>                                                                                         | I <sub>cci</sub><br>I <sub>ccw</sub><br>I <sub>ccs</sub> | _<br>_<br>_                           | 150<br>7. 5<br>100 | _<br>_<br>_                                                             | mA<br>mA<br>μA |
| PLL supply current                                                                                                                                                                                  |                                                          | _                                     | 1                  | 2.5                                                                     | mA             |
| Input capacitance <sup>5</sup>                                                                                                                                                                      | C <sub>IN</sub>                                          |                                       | _                  | 10                                                                      | pF             |

Notes: 1. Refers to MODA/IRQA, MODB/IRQB, MODC/IRQC, and MODD/IRQD pins.

- Section 4.3 provides a formula to compute the estimated current requirements in Normal mode. To obtain these results, all inputs must be terminated (that is, not allowed to float). Measurements are based on synthetic intensive DSP benchmarks (see Appendix A). The power consumption numbers in this specification are 90 percent of the measured results of this benchmark. This reflects typical DSP applications. Typical internal supply current is measured with V<sub>CCOP</sub> = 3.3 V,  $V_{CC} = 1.8 \text{ V at } T_J = 100^{\circ}\text{C}.$
- To obtain these results, all inputs must be terminated (that is, not allowed to float). PLL and XTAL signals are disabled during Stop state.
- DC current in Stop mode is evaluated based on measurements. To obtain these results, all inputs not disconnected at Stop mode must be terminated (that is, not allowed to float).
- Periodically sampled and not 100 percent tested.
- $V_{CCQH}$  = 3.3 V  $\pm$  0.3 V,  $V_{CC}$  = 1.8 V  $\pm$  0.1 V;  $T_{J}$  =  $-40^{\circ}C$  to +100 °C,  $C_{L}$  = 50 pF This characteristic does not apply to XTAL and PCAP.
- Driving EXTAL to the low  $V_{IHX}$  or the high  $V_{ILX}$  value may cause additional power consumption (DC current). To minimize power consumption, the minimum V<sub>IHX</sub> should be no lower than  $0.9 \times V_{CCQH}$  and the maximum  $V_{ILX}$  should be no higher than  $0.1 \times V_{CCQH}$ .

### 2.5 AC Electrical Characteristics

The timing waveforms shown in the AC electrical characteristics section are tested with a  $V_{IL}$  maximum of 0.3 V and a  $V_{IH}$  minimum of 2.4 V for all pins except EXTAL, which is tested using the input levels shown in Note 6 of the previous table. AC timing specifications, which are referenced to a device input signal, are measured in production with respect to the 50 percent point of the respective input signal's transition. DSP56L307 output levels are measured with the production test machine  $V_{OL}$  and  $V_{OH}$  reference levels set at 0.4 V and 2.4 V, respectively.

**Note:** Although the minimum value for the frequency of EXTAL is 0 MHz, the device AC test conditions are 15 MHz and rated speed.

#### 2.5.1 Internal Clocks

Table 2-4. Internal Clocks

| Characteristics                                                                                                                                       | Symbol           |                                                                                                                                                                              | Expression <sup>1, 2</sup>                                         |                                                                                                                                                                                      |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Characteristics                                                                                                                                       | Symbol           | Min                                                                                                                                                                          | Тур                                                                | Max                                                                                                                                                                                  |  |  |
| Internal operation frequency with PLL enabled                                                                                                         | f                | _                                                                                                                                                                            | $\begin{array}{c} (Ef \times MF) / \\ (PDF \times DF) \end{array}$ | _                                                                                                                                                                                    |  |  |
| Internal operation frequency with PLL disabled                                                                                                        | f                | _                                                                                                                                                                            | Ef/2                                                               | _                                                                                                                                                                                    |  |  |
| Internal clock high period  With PLL disabled  With PLL enabled and MF ≤ 4  With PLL enabled and MF > 4                                               | T <sub>H</sub>   | $\begin{array}{c}\\ 0.49\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF}\\ 0.47\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF} \end{array}$ | ET <sub>C</sub> —                                                  | $\begin{array}{c} -\\ 0.51 \times \mathrm{ET_{C}} \times\\ \mathrm{PDF} \times \mathrm{DF/MF}\\ 0.53 \times \mathrm{ET_{C}} \times\\ \mathrm{PDF} \times \mathrm{DF/MF} \end{array}$ |  |  |
| <ul> <li>Internal clock low period</li> <li>With PLL disabled</li> <li>With PLL enabled and MF ≤ 4</li> <li>With PLL enabled and MF &gt; 4</li> </ul> | TL               | $\begin{array}{c}\\ 0.49\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF}\\ 0.47\times \mathrm{ET_{C}}\times\\ \mathrm{PDF}\times \mathrm{DF/MF} \end{array}$ | ET <sub>C</sub> —                                                  | $\begin{array}{c} -\\ 0.51 \times \mathrm{ET_{C}} \times\\ \mathrm{PDF} \times \mathrm{DF/MF}\\ 0.53 \times \mathrm{ET_{C}} \times\\ \mathrm{PDF} \times \mathrm{DF/MF} \end{array}$ |  |  |
| Internal clock cycle time with PLL enabled                                                                                                            | T <sub>C</sub>   | _                                                                                                                                                                            | ET <sub>C</sub> × PDF ×<br>DF/MF                                   | _                                                                                                                                                                                    |  |  |
| Internal clock cycle time with PLL disabled                                                                                                           | T <sub>C</sub>   | _                                                                                                                                                                            | 2 × ET <sub>C</sub>                                                | _                                                                                                                                                                                    |  |  |
| Instruction cycle time                                                                                                                                | I <sub>CYC</sub> | _                                                                                                                                                                            | T <sub>C</sub>                                                     | _                                                                                                                                                                                    |  |  |

Notes: 1. DF = Division Factor; Ef = External frequency; ET<sub>C</sub> = External clock cycle; MF = Multiplication Factor; PDF = Predivision Factor; T<sub>C</sub> = internal clock cycle

<sup>2.</sup> See the PLL and Clock Generation section in the *DSP56300 Family Manual* for a detailed discussion of the PLL.

### 2.5.2 External Clock Operation

The DSP56L307 system clock is derived from the on-chip oscillator or is externally supplied. To use the on-chip oscillator, connect a crystal and associated resistor/capacitor components to EXTAL and XTAL; examples are shown in **Figure 2-1**.



Figure 2-1. Crystal Oscillator Circuits

If an externally-supplied square wave voltage source is used, disable the internal oscillator circuit during bootup by setting XTLD (PCTL Register bit 16 = 1—see the *DSP56L307 User's Manual*). The external square wave source connects to EXTAL; XTAL is not physically connected to the board or socket. **Figure 2-2** shows the relationship between the EXTAL input and the internal clock and CLKOUT.



Figure 2-2. External Clock Timing

Table 2-5. Clock Operation

| No. | Characteristics                                                                                                                                                                    | Cumbal           | 100                  | MHz           | 160 MHz            |               |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------|---------------|--------------------|---------------|
| NO. | Characteristics                                                                                                                                                                    | Symbol           | Min                  | Max           | Min                | Max           |
| 1   | Frequency of EXTAL (EXTAL Pin Frequency) The rise and fall time of this external clock should be 3 ns maximum.                                                                     | Ef               | 0                    | 100.0         | 0                  | 160.0         |
| 2   | <ul> <li>EXTAL input high<sup>1, 2</sup></li> <li>With PLL disabled (46.7%–53.3% duty cycle<sup>6</sup>)</li> <li>With PLL enabled (42.5%–57.5% duty cycle<sup>6</sup>)</li> </ul> | ET <sub>H</sub>  | 4.67 ns<br>4.25 ns   | ∞<br>157.0 μs | 2.92 ns<br>2.66 ns | ∞<br>157.0 μs |
| 3   | <ul> <li>EXTAL input low<sup>1, 2</sup></li> <li>With PLL disabled (46.7%–53.3% duty cycle<sup>6</sup>)</li> <li>With PLL enabled (42.5%–57.5% duty cycle<sup>6</sup>)</li> </ul>  | ET <sub>L</sub>  | 4.67 ns<br>4.25 ns   | ∞<br>157.0 μs | 2.92 ns<br>2.66 ns | ∞<br>157.0 μs |
| 4   | EXTAL cycle time <sup>2</sup> • With PLL disabled  • With PLL enabled                                                                                                              | ET <sub>C</sub>  | 10.00 ns<br>10.00 ns | ∞<br>273.1 μs | 6.25 ns<br>6.25 ns | ∞<br>273.1 μs |
| 5   | Internal clock change from EXTAL fall with PLL disabled                                                                                                                            |                  | 4.3 ns               | 11.0 ns       | 4.3 ns             | 11.0 ns       |
| 6   | a.Internal clock rising edge from EXTAL rising edge with PLL enabled (MF = 1 or 2 or 4, PDF = 1, Ef > 15 MHz) $^{3.5}$                                                             |                  | 0.0 ns               | 1.8 ns        | 0.0 ns             | 1.8 ns        |
|     | b. Internal clock falling edge from EXTAL falling edge with PLL enabled (MF $\leq$ 4, PDF $\neq$ 1, Ef / PDF $>$ 15 MHz) <sup>3,5</sup>                                            |                  | 0.0 ns               | 1.8 ns        | 0.0 ns             | 1.8 ns        |
| 7   | Instruction cycle time = I <sub>CYC</sub> = T <sub>C</sub> <sup>4</sup> (see <b>Figure 2-4</b> ) (46.7%–53.3% duty cycle)                                                          | I <sub>CYC</sub> |                      |               |                    |               |
|     | <ul><li>With PLL disabled</li><li>With PLL enabled</li></ul>                                                                                                                       |                  | 20.0 ns<br>10.00 ns  | ∞<br>8.53 μs  | 13.5 ns<br>6.25 ns | ∞<br>8.53 µs  |

- **Notes:** 1. Measured at 50 percent of the input transition.
  - 2. The maximum value for PLL enabled is given for minimum VCO frequency (see Table 2-4) and maximum MF.
  - Periodically sampled and not 100 percent tested.
  - The maximum value for PLL enabled is given for minimum VCO frequency and maximum DF.
  - The skew is not guaranteed for any other MF value.
  - The indicated duty cycle is for the specified maximum frequency for which a part is rated. The minimum clock high or low time required for correction operation, however, remains the same at lower operating frequencies; therefore, when a lower clock frequency is used, the signal symmetry may vary from the specified duty cycle as long as the minimum high time and low time requirements are met.

#### 2.5.3 **Phase Lock Loop (PLL) Characteristics**

Table 2-6. PLL Characteristics

| Characteristics                                                                                                  | 100                          | MHz                           | 160 MHz                      |                               |          |  |
|------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------------|------------------------------|-------------------------------|----------|--|
| Gifal acteristics                                                                                                | Min                          | Max                           | Min                          | Max                           | Unit     |  |
| Voltage Controlled Oscillator (VCO) frequency when PLL enabled (MF $\times$ E $_{\rm f}$ $\times$ 2/PDF)         | 30                           | 200                           | 30                           | 320                           | MHz      |  |
| PLL external capacitor (PCAP pin to V <sub>CCP</sub> ) (C <sub>PCAP</sub> <sup>1</sup> )  • @ MF ≤ 4  • @ MF > 4 | (580 × MF) – 100<br>830 × MF | (780 × MF) – 140<br>1470 × MF | (580 × MF) – 100<br>830 × MF | (780 × MF) – 140<br>1470 × MF | pF<br>pF |  |

Note:  $C_{PCAP}$  is the value of the PLL capacitor (connected between the PCAP pin and  $V_{CCP}$ ) computed using the appropriate expression listed above.

# 2.5.4 Reset, Stop, Mode Select, and Interrupt Timing

**Table 2-7.** Reset, Stop, Mode Select, and Interrupt Timing<sup>6</sup>

| No  | Charactaristics                                                                                                                                                                                                                                                                                                                                                                            | Evaracian                                                                                                                                                                                                                                                                                                       | 100 MHz                                       |                            | 160 MHz                                        |                            | l loit                     |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------|------------------------------------------------|----------------------------|----------------------------|
| No. | Characteristics                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                 |                                               | Max                        | Unit                                           |                            |                            |
| 8   | Delay from RESET assertion to all pins at reset value <sup>3</sup>                                                                                                                                                                                                                                                                                                                         | _                                                                                                                                                                                                                                                                                                               | _                                             | 26.0                       | _                                              | 26.0                       | ns                         |
| 9   | Required RESET duration <sup>4</sup> Power on, external clock generator, PLL disabled  Power on, external clock generator, PLL enabled  Power on, internal oscillator  During STOP, XTAL disabled (PCTL Bit 16 = 0)  During STOP, XTAL enabled (PCTL Bit 16 = 1)  During normal operation                                                                                                  | $\begin{array}{l} \text{Minimum:} \\ 50 \times \text{ET}_{\text{C}} \\ 1000 \times \text{ET}_{\text{C}} \\ 75000 \times \text{ET}_{\text{C}} \\ 75000 \times \text{ET}_{\text{C}} \\ 2.5 \times \text{T}_{\text{C}} \\ 2.5 \times \text{T}_{\text{C}} \end{array}$                                              | 500.0<br>10.0<br>0.75<br>0.75<br>25.0<br>25.0 |                            | 313.06<br>6.25<br>0.47<br>0.47<br>15.6<br>15.6 | 11111                      | ns<br>µs<br>ms<br>ms<br>ns |
| 10  | Delay from asynchronous RESET deassertion to first external address output (internal reset deassertion) <sup>5</sup> • Minimum  • Maximum                                                                                                                                                                                                                                                  | $3.25 \times T_C + 2.0$<br>$20.25 \times T_C + 10$                                                                                                                                                                                                                                                              | 34.5<br>—                                     | <br>211.5                  | 22.3<br>—                                      | —<br>134.0                 | ns<br>ns                   |
| 13  | Mode select setup time                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                 | 30.0                                          | _                          | 30.0                                           | _                          | ns                         |
| 14  | Mode select hold time                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                 | 0.0                                           | _                          | 0.0                                            | _                          | ns                         |
| 15  | Minimum edge-triggered interrupt request assertion width                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                 | 6.6                                           | _                          | 6.6                                            | _                          | ns                         |
| 16  | Minimum edge-triggered interrupt request deassertion width                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                 | 6.6                                           | _                          | 6.6                                            | _                          | ns                         |
| 17  | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to external memory access address out valid  Caused by first interrupt instruction fetch  Caused by first interrupt instruction execution                                                                                                                                                                                                 | Minimum:<br>$4.25 \times T_{C} + 2.0$<br>$7.25 \times T_{C} + 2.0$                                                                                                                                                                                                                                              | 44.5<br>74.5                                  |                            | 28.6<br>47.3                                   | 1 1                        | ns<br>ns                   |
| 18  | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to general-purpose transfer output valid caused by first interrupt instruction execution                                                                                                                                                                                                                                                  | Minimum:<br>10 × T <sub>C</sub> + 5.0                                                                                                                                                                                                                                                                           | 105.0                                         |                            | 67.5                                           | 1                          | ns                         |
| 19  | Delay from address output valid caused by first interrupt instruction execute to interrupt request deassertion for level sensitive fast interrupts <sup>1, 7, 8</sup>                                                                                                                                                                                                                      | Maximum:<br>(WS + 3.75) × T <sub>C</sub> – 10.94                                                                                                                                                                                                                                                                |                                               | Note 8                     | _                                              | Note 8                     | ns                         |
| 20  | Delay from $\overline{\text{RD}}$ assertion to interrupt request deassertion for level sensitive fast interrupts <sup>1, 7, 8</sup>                                                                                                                                                                                                                                                        | Maximum:<br>(WS + 3.25) × T <sub>C</sub> - 10.94                                                                                                                                                                                                                                                                | _                                             | Note 8                     | _                                              | Note 8                     | ns                         |
| 21  | Delay from $\overline{WR}$ assertion to interrupt request deassertion for level sensitive fast interrupts <sup>1, 7, 8</sup> • DRAM for all WS  • SRAM WS = 1  • SRAM WS = 2, 3  • SRAM WS $\geq$ 4                                                                                                                                                                                        | $\begin{array}{c} \text{Maximum:} \\ \text{(WS + 3.5)} \times \text{T}_{\text{C}} - 10.94 \\ \text{(WS + 3.5)} \times \text{T}_{\text{C}} - 10.94 \\ \text{(WS + 3)} \times \text{T}_{\text{C}} - 10.94 \\ \text{(WS + 2.5)} \times \text{T}_{\text{C}} - 10.94 \end{array}$                                    |                                               | Note 8<br>Note 8<br>Note 8 | _<br>_<br>_<br>_                               | Note 8<br>Note 8<br>Note 8 | ns<br>ns<br>ns             |
| 24  | Duration for IRQA assertion to recover from Stop state                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                 | 5.9                                           |                            | 5.9                                            |                            | ns                         |
| 25  | Delay from IRQA assertion to fetch of first instruction (when exiting Stop) <sup>2, 3</sup> PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is enabled (Operating Mode Register Bit 6 = 0)  PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is not enabled (Operating Mode Register Bit 6 = 1)  PLL is active during Stop (PCTL Bit 17 = 1) (Implies No Stop | $\begin{array}{c} \text{PLC} \times \text{ET}_{\text{C}} \times \text{PDF} + (128 \text{ K} - \\ \text{PLC}/2) \times \text{T}_{\text{C}} \\ \text{PLC} \times \text{ET}_{\text{C}} \times \text{PDF} + (23.75 \pm \\ 0.5) \times \text{T}_{\text{C}} \\ (8.25 \pm 0.5) \times \text{T}_{\text{C}} \end{array}$ | 1.3<br>232.5<br>ns<br>77.5                    | 13.6<br>12.3<br>ms<br>87.5 | 1.3<br>232.5<br>ns<br>48.4                     | 13.6<br>12.3<br>ms<br>54.7 | ms                         |
|     | Delay)                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                 |                                               |                            |                                                |                            |                            |

| Table 2-7. | Reset, Stop. | , Mode Select, | and Interrupt | Timingo | (Continued) |
|------------|--------------|----------------|---------------|---------|-------------|

| No. | Characteristics                                                                                                                                                                                                                                                                                                                                                                                                  | Evanosian                                                                                                                                                                                                                                                                                                            | 100 MHz              |                                | 160 MHz              |                                                              | Unit           |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------|----------------------|--------------------------------------------------------------|----------------|
| NO. | Characteristics                                                                                                                                                                                                                                                                                                                                                                                                  | Expression                                                                                                                                                                                                                                                                                                           | Min                  | Max                            | Min                  | 75.0<br>50.0<br>50.0<br>75.0<br>37.5<br>43.8<br>12.5<br>18.8 | Unit           |
| 26  | Duration of level sensitive IRQA assertion to ensure interrupt service (when exiting Stop) <sup>2, 3</sup> PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is enabled (Operating Mode Register Bit 6 = 0)  PLL is not active during Stop (PCTL Bit 17 = 0) and Stop delay is not enabled (Operating Mode Register Bit 6 = 1)  PLL is active during Stop (PCTL Bit 17 = 1) (implies no Stop delay) | $\begin{array}{c} \text{Minimum:} \\ \text{PLC} \times \text{ET}_{\text{C}} \times \text{PDF} + (128\text{K} - \\ \text{PLC/2}) \times \text{T}_{\text{C}} \\ \text{PLC} \times \text{ET}_{\text{C}} \times \text{PDF} + \\ (20.5 \pm 0.5) \times \text{T}_{\text{C}} \\ 5.5 \times \text{T}_{\text{C}} \end{array}$ | 13.6<br>12.3<br>55.0 |                                | 13.6<br>12.3<br>34.4 | _<br>_<br>_                                                  | ms<br>ms<br>ns |
| 27  | Interrupt Requests Rate  • HI08, ESSI, SCI, Timer  • DMA  • IRQ, NMI (edge trigger)  • IRQ, NMI (level trigger)                                                                                                                                                                                                                                                                                                  | Maximum: $12 \times T_{C}$ $8 \times T_{C}$ $8 \times T_{C}$ $12 \times T_{C}$                                                                                                                                                                                                                                       | _<br>_<br>_<br>_     | 120.0<br>80.0<br>80.0<br>120.0 | _<br>_<br>_<br>_     | 50.0<br>50.0                                                 | ns<br>ns<br>ns |
| 28  | DMA Requests Rate  Data read from HI08, ESSI, SCI  Data write to HI08, ESSI, SCI  Timer  IRQ, NMI (edge trigger)                                                                                                                                                                                                                                                                                                 | $\begin{array}{c} \text{Maximum:} \\ 6 \times T_{\text{C}} \\ 7 \times T_{\text{C}} \\ 2 \times T_{\text{C}} \\ 3 \times T_{\text{C}} \end{array}$                                                                                                                                                                   | _<br>_<br>_<br>_     | 60.0<br>70.0<br>20.0<br>30.0   | _<br>_<br>_          | 43.8<br>12.5                                                 | ns<br>ns<br>ns |
| 29  | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to external memory (DMA source) access address out valid                                                                                                                                                                                                                                                                                                        | Minimum: $4.25 \times T_C + 2.0$                                                                                                                                                                                                                                                                                     | 44.0                 |                                | 28.6                 | _                                                            | ns             |

- 1. When fast interrupts are used and IRQA, IRQB, IRQC, and IRQD are defined as level-sensitive, timings 19 through 21 apply to prevent multiple interrupt service. To avoid these timing restrictions, the deasserted Edge-triggered mode is recommended when fast interrupts are used. Long interrupts are recommended for Level-sensitive mode.
- 2. This timing depends on several settings:
  - For PLL disable, using internal oscillator (PLL Control Register (PCTL) Bit 16 = 0) and oscillator disabled during Stop (PCTL Bit 17 = 0), a stabilization delay is required to assure that the oscillator is stable before programs are executed. Resetting the Stop delay (Operating Mode Register Bit 6 = 0) provides the proper delay. While Operating Mode Register Bit 6 = 1 can be set, it is not recommended, and these specifications do not guarantee timings for that case.
  - For PLL disable, using internal oscillator (PCTL Bit 16 = 0) and oscillator enabled during Stop (PCTL Bit 17=1), no stabilization delay is required and recovery is minimal (Operating Mode Register Bit 6 setting is ignored).
  - For PLL disable, using external clock (PCTL Bit 16 = 1), no stabilization delay is required and recovery time is defined by the PCTL Bit 17 and Operating Mode Register Bit 6 settings.
  - For PLL enable, if PCTL Bit 17 is 0, the PLL is shutdown during Stop. Recovering from Stop requires the PLL to get locked. The PLL lock procedure duration, PLL Lock Cycles (PLC), may be in the range of 0 to 1000 cycles. This procedure occurs in parallel with the stop delay counter, and stop recovery ends when the last of these two events occurs. The stop delay counter completes count or PLL lock procedure completion.
  - PLC value for PLL disable is 0.
  - The maximum value for ET<sub>C</sub> is 4096 (maximum MF) divided by the desired internal frequency (that is, for 66 MHz it is 4096/66 MHz = 62 µs). During the stabilization period, T<sub>C</sub>, T<sub>H</sub> and T<sub>L</sub> is not constant, and their width may vary, so timing may vary as well.
- 3. Periodically sampled and not 100 percent tested.
- 4. Value depends on clock source:
  - For an external clock generator, RESET duration is measured while RESET is asserted, V<sub>CC</sub> is valid, and the EXTAL input is active and valid.
  - For an internal oscillator, RESET duration is measured while RESET is asserted and V<sub>CC</sub> is valid. The specified timing reflects the crystal oscillator stabilization time after power-up. This number is affected both by the specifications of the crystal and other components connected to the oscillator and reflects worst case conditions.
  - When the V<sub>CC</sub> is valid, but the other "required RESET duration" conditions (as specified above) have not been yet met, the device circuitry is in an uninitialized state that can result in significant power consumption and heat-up. Designs should minimize this state to the shortest possible duration.
- 5. If PLL does not lose lock.
- **6.**  $V_{CCQH} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{CC} = 1.8 \text{ V} \pm 0.1 \text{ V}; T_{J} = -40^{\circ}\text{C} \text{ to } +100^{\circ}\text{C}, C_{L} = 50 \text{ pF}.$
- 7. WS = number of wait states (measured in clock cycles, number of  $T_C$ ).
- 8. Use the expression to compute a maximum value.



Figure 2-3. Reset Timing



#### a) First Interrupt Instruction Execution



b) General-Purpose I/O

Figure 2-4. External Fast Interrupt Timing



Figure 2-5. External Interrupt Timing (Negative Edge-Triggered)



Figure 2-6. Operating Mode Select Timing



Figure 2-7. Recovery from Stop State Using IRQA



Figure 2-8. Recovery from Stop State Using IRQA Interrupt Service



Figure 2-9. External Memory Access (DMA Source) Timing

# 2.5.5 External Memory Expansion Port (Port A)

## 2.5.5.1 SRAM Timing

Table 2-8. 100 MHz SRAM Timing

| No. | Characteristics                                         | Sumbal                            | Expression <sup>1</sup>                           | 100                                                       | Unit |      |
|-----|---------------------------------------------------------|-----------------------------------|---------------------------------------------------|-----------------------------------------------------------|------|------|
| NO. | Characteristics                                         | Symbol                            | Expression                                        | 16.0 — 0 36.0 — 0 106.0 — 0.1 — 4.5 — 9.5 — 10.5 — 16.0 — | Max  | Unit |
| 100 | Address valid and AA assertion pulse width <sup>2</sup> | t <sub>RC</sub> , t <sub>WC</sub> | $2 \times T_C - 4.0$ [WS = 1]                     |                                                           |      | ns   |
|     |                                                         |                                   | $(WS + 2) \times T_C - 4.0$<br>[2 \le WS \le 7]   |                                                           | _    | ns   |
|     |                                                         |                                   | $(WS + 3) \times T_C - 4.0$<br>$[WS \ge 8]$       | 106.0                                                     | _    | ns   |
| 101 | Address and AA valid to WR assertion                    | t <sub>AS</sub>                   | $0.25 \times T_{C} - 2.4$ [WS = 1]                | 0.1                                                       | _    | ns   |
|     |                                                         |                                   | $0.75 \times T_{C} - 3.0$<br>[2 \le WS \le 3]     | 4.5                                                       | _    | ns   |
|     |                                                         |                                   | $1.25 \times T_C - 3.0$ [WS $\ge 4$ ]             | 9.5                                                       | _    | ns   |
| 102 | WR assertion pulse width                                | t <sub>WP</sub>                   | $1.5 \times T_{C} - 4.5$ [WS = 1]                 | 10.5                                                      | _    | ns   |
|     |                                                         |                                   | $WS \times T_C - 4.0$ $[2 \le WS \le 3]$          | 16.0                                                      | _    | ns   |
|     |                                                         |                                   | $(WS - 0.5) \times T_C - 4.0$<br>$[WS \ge 4]$     | 31.0                                                      | _    | ns   |
| 103 | WR deassertion to address not valid                     | t <sub>WR</sub>                   | $0.25 \times T_{C} - 2.4$ [WS = 1]                | 0.1                                                       | _    | ns   |
|     |                                                         |                                   | $1.25 \times T_{C} - 4.0$ [2 \le WS \le 7]        | 8.5                                                       | _    | ns   |
|     |                                                         |                                   | $2.25 \times T_C - 4.0$ [WS \ge 8]                | 18.5                                                      | _    | ns   |
| 104 | Address and AA valid to input data valid                | t <sub>AA</sub> , t <sub>AC</sub> | $(WS + 0.75) \times T_C - 6.5$<br>[WS \ge 1]      | _                                                         | 11.0 | ns   |
| 105 | RD assertion to input data valid                        | t <sub>OE</sub>                   | (WS + 0.25) × T <sub>C</sub> −<br>6.5<br>[WS ≥ 1] | _                                                         | 6.0  | ns   |

Table 2-8. 100 MHz SRAM Timing (Continued)

| No. | Characteristics                                   | Cumbal                             | Expression <sup>1</sup>                                                 | 100 MHz      |      | 1124     |
|-----|---------------------------------------------------|------------------------------------|-------------------------------------------------------------------------|--------------|------|----------|
|     |                                                   | Symbol                             |                                                                         | Min          | Max  | Unit     |
| 106 | RD deassertion to data not valid (data hold time) | t <sub>OHZ</sub>                   |                                                                         | 0.0          | _    | ns       |
| 107 | Address valid to WR deassertion <sup>2</sup>      | t <sub>AW</sub>                    | $(WS + 0.75) \times T_C - 4.0$<br>$[WS \ge 1]$                          | 13.5         | _    | ns       |
| 108 | Data valid to WR deassertion (data setup time)    | t <sub>DS</sub> (t <sub>DW</sub> ) | $(WS - 0.25) \times T_C - 3.5$<br>$[WS \ge 1]$                          | 4.0          | _    | ns       |
| 109 | Data hold time from WR deassertion                | t <sub>DH</sub>                    | $0.25 \times T_{C} - 2.4$ [WS = 1]                                      | 0.1          | _    | ns       |
|     |                                                   |                                    | $1.25 \times T_C - 4.0$ $[2 \le WS \le 7]$                              | 8.5          | _    | ns       |
|     |                                                   |                                    | $2.25 \times T_C - 4.0$ $[WS \ge 8]$                                    | 18.5         | _    | ns       |
| 110 | WR assertion to data active                       | _                                  | $0.75 \times T_{C} - 4.0$ [WS = 1]                                      | 0.7          | _    | ns       |
|     |                                                   |                                    | $0.25 \times T_{C} - 4.0$ $[2 \le WS \le 3]$ $-0.25 \times T_{C} - 4.0$ | -1.5<br>-6.5 | _    | ns<br>ns |
|     |                                                   |                                    | [WS ≥ 4]                                                                |              |      |          |
| 111 | WR deassertion to data high impedance             | _                                  | $0.25 \times T_C$ [WS = 1]                                              | _            | 2.5  | ns       |
|     |                                                   |                                    | $1.25 \times T_{C}$ $[2 \le WS \le 7]$                                  | _            | 12.5 | ns       |
|     |                                                   |                                    | 2.25 × T <sub>C</sub><br>[WS ≥ 8]                                       |              | 22.5 | ns       |
| 112 | Previous RD deassertion to data active (write)    | _                                  | $1.25 \times T_{C} - 4.0$ [WS = 1]                                      | 8.5          | _    | ns       |
|     |                                                   |                                    | $2.25 \times T_C - 4.0$<br>[2 \le WS \le 7]                             | 18.5         | _    | ns       |
|     |                                                   |                                    | $3.25 \times T_{C} - 4.0$ [WS $\geq 8$ ]                                | 28.5         | _    | ns       |
| 113 | RD deassertion time                               | _                                  | $0.75 \times T_{C} - 4.0$ [WS = 1]                                      | 3.5          | _    | ns       |
|     |                                                   |                                    | $1.75 \times T_C - 4.0$ [2 \le WS \le 7]                                | 13.5         | _    | ns       |
|     |                                                   |                                    | $2.75 \times T_{C} - 4.0$ $[WS \ge 8]$                                  | 23.5         | _    | ns       |
| 114 | WR deassertion time <sup>5</sup>                  | _                                  | $0.5 \times T_{C} - 3.5$ [WS = 1]                                       | 1.5          | _    | ns       |
|     |                                                   |                                    | $1.5 \times T_{C} - 4.0$ [2 \le WS \le 7]                               | 11.0         | _    | ns       |
|     |                                                   |                                    | $2.5 \times T_{C} - 4.0$ [WS \ge 8]                                     | 21.0         | _    | ns       |
| 115 | Address valid to RD assertion                     | _                                  | $0.5 \times T_C - 2.6$                                                  | 2.4          | _    | ns       |
| 116 | RD assertion pulse width                          | _                                  | (WS + 0.25) × T <sub>C</sub> - 4.0                                      | 8.5          | _    | ns       |

Table 2-8. 100 MHz SRAM Timing (Continued)

| No. | Characteristics                                   | Symbol | Expression <sup>1</sup>                  | 100  | Unit |       |
|-----|---------------------------------------------------|--------|------------------------------------------|------|------|-------|
| NO. | Characteristics                                   | Symbol |                                          | Min  | Max  | Oiiit |
| 117 | RD deassertion to address not valid               | _      | $0.25 \times T_{C} - 4.0$ [WS = 1]       | -1.5 | _    | ns    |
|     |                                                   |        | $1.25 \times T_C - 4.0$ [2 \le WS \le 7] | 8.5  | _    | ns    |
|     |                                                   |        | $2.25 \times T_{C} - 4.0$ $[WS \ge 8]$   | 18.5 | _    | ns    |
| 118 | TA setup before RD or WR deassertion <sup>4</sup> | _      | $0.25 \times T_{C} + 1.5$                | 4.0  | _    | ns    |
| 119 | TA hold after RD or WR deassertion                | _      |                                          | 0    | _    | ns    |

- 1. WS = number of BCR-specified wait states. The value is the minimum for a given category. (for example, for a category of  $[2 \le WS \le 7]$  timing is specified for 2 wait states.) Two wait states is the minimum otherwise.
- Timings 100 and 107 are guaranteed by design, not tested.
- All timings for 160 MHz are measured from  $0.5 \times V_{CCH}$  to  $0.5 \times V_{CCH}$ . For  $\overline{TA}$  deassertion: timing 118 is relative to the deassertion edge of  $\overline{RD}$  or  $\overline{WR}$  if  $\overline{TA}$  is active.
- The WS number applies to the access in which the deassertion of WR occurs and assumes the next access uses a minimal number of wait states.

Table 2-9. 160 MHz SRAM Timing

| No. | Characteristics                                         | Symbol                            | Expression <sup>1</sup>                         | 160  | MHz  | Unit |
|-----|---------------------------------------------------------|-----------------------------------|-------------------------------------------------|------|------|------|
| NO. | Characteristics                                         | Symbol                            | Expression                                      | Min  | Max  | Unit |
| 100 | Address valid and AA assertion pulse width <sup>2</sup> | t <sub>RC</sub> , t <sub>WC</sub> | $(WS + 2) \times T_C - 4.0$<br>[2 \le WS \le 7] | 21.0 | _    | ns   |
|     |                                                         |                                   | $(WS + 3) \times T_C - 4.0$<br>$[WS \ge 8]$     | 64.7 | _    | ns   |
| 101 | Address and AA valid to WR assertion                    | t <sub>AS</sub>                   | $0.75 \times T_{C} - 3.0$<br>[2 \le WS \le 3]   | 1.7  | _    | ns   |
|     |                                                         |                                   | $1.25 \times T_{C} - 3.0$ [WS $\geq 4$ ]        | 4.8  | _    | ns   |
| 102 | WR assertion pulse width                                | t <sub>WP</sub>                   | $WS \times T_C - 4.0$ $[2 \le WS \le 3]$        | 8.5  | _    | ns   |
|     |                                                         |                                   | $(WS - 0.5) \times T_C - 4.0$<br>$[WS \ge 4]$   | 17.8 | _    | ns   |
| 103 | WR deassertion to address not valid                     | t <sub>WR</sub>                   | $1.25 \times T_C - 4.0$ [2 \le WS \le 7]        | 3.8  | _    | ns   |
|     |                                                         |                                   | $2.25 \times T_{C} - 4.0$ [WS $\geq 8$ ]        | 10.0 | _    | ns   |
| 104 | Address and AA valid to input data valid                | t <sub>AA</sub> , t <sub>AC</sub> | $(WS + 0.75) \times T_C - 6.5$<br>$[WS \ge 2]$  | _    | 10.7 | ns   |
| 105 | RD assertion to input data valid                        | t <sub>OE</sub>                   | $(WS + 0.25) \times T_C - 6.5$<br>$[WS \ge 2]$  | _    | 7.6  | ns   |
| 106 | RD deassertion to data not valid (data hold time)       | t <sub>OHZ</sub>                  |                                                 | 0.0  | _    | ns   |
| 107 | Address valid to WR deassertion <sup>2</sup>            | t <sub>AW</sub>                   | $(WS + 0.75) \times T_C - 4.0$<br>$[WS \ge 2]$  | 13.2 | _    | ns   |

Table 2-9. 160 MHz SRAM Timing (Continued)

| Na  | Characteristics                                   | Cumbal                             | Expression <sup>1</sup>                                                                                                   | 160          | MHz         | Unit     |
|-----|---------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------|-------------|----------|
| No. | Characteristics                                   | Symbol                             | Expression                                                                                                                | Min          | Max         | Unit     |
| 108 | Data valid to WR deassertion (data setup time)    | t <sub>DS</sub> (t <sub>DW</sub> ) | $(WS - 0.25) \times T_C - 5.4$<br>[WS \ge 2]                                                                              | 5.5          | _           | ns       |
| 109 | Data hold time from WR deassertion                | t <sub>DH</sub>                    | $ \begin{aligned} &1.25 \times T_C - 4.0 \\ &[2 \le WS \le 7] \\ &2.25 \times T_C - 4.0 \\ &[WS \ge 8] \end{aligned} $    | 3.8          |             | ns<br>ns |
| 110 | WR assertion to data active                       | _                                  | $ \begin{array}{c} 0.25 \times T_{C} - 4.0 \\ [2 \leq WS \leq 3] \\ -0.25 \times T_{C} - 4.0 \\ [WS \geq 4] \end{array} $ | -2.4<br>-5.6 | 1 1         | ns<br>ns |
| 111 | WR deassertion to data high impedance             | _                                  | $1.25 \times T_{C}$ $[2 \le WS \le 7]$ $2.25 \times T_{C}$ $[WS \ge 8]$                                                   |              | 7.8<br>14.0 | ns       |
| 112 | Previous RD deassertion to data active (write)    | _                                  | $ \begin{array}{c} 2.25 \times T_{C} - 4.0 \\ [2 \leq WS \leq 7] \\ 3.25 \times T_{C} - 4.0 \\ [WS \geq 8] \end{array} $  | 10.1<br>16.3 |             | ns<br>ns |
| 113 | RD deassertion time                               | _                                  | $ \begin{array}{c} 1.75 \times T_{C} - 4.0 \\ [2 \leq WS \leq 7] \\ 2.75 \times T_{C} - 4.0 \\ [WS \geq 8] \end{array} $  | 6.9<br>13.2  | _           | ns<br>ns |
| 114 | WR deassertion time <sup>5</sup>                  | _                                  | $ \begin{array}{c} 2.0 \times T_{C} - 4.0 \\ [2 \leq WS \leq 7] \\ 3.0 \times T_{C} - 4.0 \\ [WS \geq 8] \end{array} $    | 8.5<br>14.8  | _           | ns<br>ns |
| 115 | Address valid to RD assertion                     | _                                  | $0.5 \times T_{C} - 2.6$                                                                                                  | 0.5          | _           | ns       |
| 116 | RD assertion pulse width                          | _                                  | (WS + 0.25) × T <sub>C</sub> - 4.0                                                                                        | 10.1         | _           | ns       |
| 117 | RD deassertion to address not valid               | _                                  | $ \begin{aligned} &1.25 \times T_C - 4.0 \\ &[2 \le WS \le 7] \\ &2.25 \times T_C - 4.0 \\ &[WS \ge 8] \end{aligned} $    | 3.8          | _<br>_      | ns<br>ns |
| 118 | TA setup before RD or WR deassertion <sup>4</sup> | _                                  | $0.25 \times T_{C} + 1.5$                                                                                                 | 3.1          | _           | ns       |
| 119 | TA hold after RD or WR deassertion                | _                                  |                                                                                                                           | 0            | _           | ns       |

- 1. WS = number of BCR-specified wait states. The value is the minimum for a given category. (for example, for a category of  $[2 \le WS \le 7]$  timing is specified for 2 wait states.) Two wait states is the minimum otherwise.
- Timings 100 and 107 are guaranteed by design, not tested.

- All timings for 160 MHz are measured from 0.5 × V<sub>CCH</sub> to 0.5 × V<sub>CCH</sub>.
   For TA deassertion: timing 118 is relative to the deassertion edge of RD or WR if TA is active.
   The WS number applies to the access in which the deassertion of WR occurs and assumes the next access uses a minimal number of wait states.



Figure 2-10. SRAM Read Access



Note: Address lines A[0–17] hold their state after a read or write operation. AA[0–3] do not hold their state after a read or write operation.

Figure 2-11. SRAM Write Access

### 2.5.5.2 DRAM Timing

The selection guides in **Figure 2-12** and **Figure 2-15** are for primary selection only. Final selection should be based on the timing in the following tables. For example, the selection guide suggests that four wait states must be used for 100 MHz operation with Page Mode DRAM. However, consulting the appropriate table, a designer can evaluate whether fewer wait states might suffice by determining which timing prevents operation at 100 MHz, running the chip at a slightly lower frequency (for example, 95 MHz), using faster DRAM (if it becomes available), and manipulating control factors such as capacitive and resistive load to improve overall system performance.



Figure 2-12. DRAM Page Mode Wait State Selection Guide

**Table 2-10.** DRAM Page Mode Timings, Three Wait States 1,2,3

| No. | Characteristics                                                                                                   | Symbol            | Expression <sup>4</sup>                              | 100              | Unit  |      |
|-----|-------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------|------------------|-------|------|
|     |                                                                                                                   | Symbol            | Expression                                           | Min              | Max   | Unit |
| 131 | Page mode cycle time for two consecutive accesses of the same direction                                           |                   | 4×T <sub>C</sub>                                     | 40.0             | _     | ns   |
|     | Page mode cycle time for mixed (read and write) accesses                                                          | t <sub>PC</sub>   | $3.5\times T_{C}$                                    | 35.0             | _     | ns   |
| 132 | CAS assertion to data valid (read)                                                                                | t <sub>CAC</sub>  | $2 \times T_C - 5.7$                                 | _                | 14.3  | ns   |
| 133 | Column address valid to data valid (read)                                                                         | t <sub>AA</sub>   | $3 \times T_C - 5.7$                                 | _                | 24.3  | ns   |
| 134 | CAS deassertion to data not valid (read hold time)                                                                | t <sub>OFF</sub>  |                                                      | 0.0              | _     | ns   |
| 135 | Last CAS assertion to RAS deassertion                                                                             | t <sub>RSH</sub>  | $2.5 \times T_C - 4.0$                               | 21.0             | _     | ns   |
| 136 | Previous CAS deassertion to RAS deassertion                                                                       | t <sub>RHCP</sub> | $4.5 \times T_C - 4.0$                               | 41.0             | _     | ns   |
| 137 | CAS assertion pulse width                                                                                         | t <sub>CAS</sub>  | $2 \times T_C - 4.0$                                 | 16.0             | _     | ns   |
| 138 | Last CAS deassertion to RAS assertion <sup>5</sup> BRW[1-0] = 00, 01—not applicable  BRW[1-0] = 10  BRW[1-0] = 11 | t <sub>CRP</sub>  | $-4.75 \times T_{C} - 6.0$ $6.75 \times T_{C} - 6.0$ | <br>41.5<br>61.5 | Í — — | ns   |
| 139 | CAS deassertion pulse width                                                                                       | t <sub>CP</sub>   | $1.5 \times T_C - 4.0$                               | 11.0             | _     | ns   |
| 140 | Column address valid to CAS assertion                                                                             | t <sub>ASC</sub>  | T <sub>C</sub> – 4.0                                 | 6.0              | _     | ns   |
| 141 | CAS assertion to column address not valid                                                                         | t <sub>CAH</sub>  | $2.5 \times T_C - 4.0$                               | 21.0             | _     | ns   |
| 142 | Last column address valid to RAS deassertion                                                                      | t <sub>RAL</sub>  | $4 \times T_C - 4.0$                                 | 36.0             | _     | ns   |
| 143 | WR deassertion to CAS assertion                                                                                   | t <sub>RCS</sub>  | $1.25 \times T_{C} - 4.0$                            | 8.5              | _     | ns   |
| 144 | CAS deassertion to WR assertion                                                                                   | t <sub>RCH</sub>  | $0.75 \times T_{C} - 4.0$                            | 3.5              | _     | ns   |
| 145 | CAS assertion to WR deassertion                                                                                   | t <sub>WCH</sub>  | $2.25 \times T_{C} - 4.2$                            | 18.3             | _     | ns   |
| 146 | WR assertion pulse width                                                                                          | t <sub>WP</sub>   | $3.5 \times T_C - 4.5$                               | 30.5             | _     | ns   |
| 147 | Last WR assertion to RAS deassertion                                                                              | t <sub>RWL</sub>  | $3.75\times T_C-4.3$                                 | 33.2             | _     | ns   |
| 148 | WR assertion to CAS deassertion                                                                                   | t <sub>CWL</sub>  | $3.25 \times T_C - 4.3$                              | 28.2             | _     | ns   |
| 149 | Data valid to CAS assertion (write)                                                                               | t <sub>DS</sub>   | $0.5 \times T_{C} - 4.5$                             | 0.5              | _     | ns   |
| 150 | CAS assertion to data not valid (write)                                                                           | t <sub>DH</sub>   | $2.5 \times T_C - 4.0$                               | 21.0             | _     | ns   |
| 151 | WR assertion to CAS assertion                                                                                     | t <sub>WCS</sub>  | $1.25 \times T_{C} - 4.3$                            | 8.2              | _     | ns   |
| 152 | Last RD assertion to RAS deassertion                                                                              | t <sub>ROH</sub>  | $3.5 \times T_C - 4.0$                               | 31.0             | _     | ns   |
| 153 | RD assertion to data valid                                                                                        | t <sub>GA</sub>   | $2.5\times T_C-5.7$                                  | _                | 19.3  | ns   |
| 154 | RD deassertion to data not valid <sup>6</sup>                                                                     | t <sub>GZ</sub>   |                                                      | 0.0              | _     | ns   |
| 155 | WR assertion to data active                                                                                       |                   | $0.75 \times T_{C} - 1.5$                            | 6.0              | _     | ns   |
| 156 | WR deassertion to data high impedance                                                                             |                   | $0.25 \times T_{C}$                                  | _                | 2.5   | ns   |

- 1. The number of wait states for Page mode access is specified in the DRAM Control Register.
- 2. The refresh period is specified in the DRAM Control Register.
- 3. The asynchronous delays specified in the expressions are valid for the DSP56L307.
- **4.** All the timings are calculated for the worst case. Some of the timings are better for specific cases (for example, t<sub>PC</sub> equals 4 × T<sub>C</sub> for read-after-read or write-after-write sequences). An expression is used to compute the number listed as the minimum or maximum value listed, as appropriate.
- BRW[1–0] (DRAM control register bits) defines the number of wait states that should be inserted in each <u>DR</u>AM out-of page-access.
- 6. RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t<sub>OFF</sub> and not t<sub>GZ</sub>.

**Table 2-11.** DRAM Page Mode Timings, Four Wait States<sup>1,2,3</sup>

| No  | Characteristics                                                                                                   | Symbol            | F4                                                             | 100 MHz           |             | Unit |
|-----|-------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------|-------------------|-------------|------|
| No. | Characteristics                                                                                                   | Symbol            | Expression <sup>4</sup>                                        | Min               | Max         | Unit |
| 131 | Page mode cycle time for two consecutive accesses of the same direction                                           |                   | 5×T <sub>C</sub>                                               | 50.0              | _           | ns   |
|     | Page mode cycle time for mixed (read and write) accesses                                                          | t <sub>PC</sub>   | $4.5 \times T_{C}$                                             | 45.0              | _           | ns   |
| 132 | CAS assertion to data valid (read)                                                                                | t <sub>CAC</sub>  | $2.75\times T_C-5.7$                                           | _                 | 21.8        | ns   |
| 133 | Column address valid to data valid (read)                                                                         | t <sub>AA</sub>   | $3.75\times T_C-5.7$                                           | _                 | 31.8        | ns   |
| 134 | CAS deassertion to data not valid (read hold time)                                                                | t <sub>OFF</sub>  |                                                                | 0.0               | _           | ns   |
| 135 | Last CAS assertion to RAS deassertion                                                                             | t <sub>RSH</sub>  | $3.5 \times T_C - 4.0$                                         | 31.0              | _           | ns   |
| 136 | Previous CAS deassertion to RAS deassertion                                                                       | t <sub>RHCP</sub> | $6 \times T_C - 4.0$                                           | 56.0              | _           | ns   |
| 137 | CAS assertion pulse width                                                                                         | t <sub>CAS</sub>  | $2.5 \times T_C - 4.0$                                         | 21.0              | _           | ns   |
| 138 | Last CAS deassertion to RAS assertion <sup>5</sup> BRW[1-0] = 00, 01—Not applicable  BRW[1-0] = 10  BRW[1-0] = 11 | t <sub>CRP</sub>  | <br>5.25 × T <sub>C</sub> - 6.0<br>7.25 × T <sub>C</sub> - 6.0 | —<br>46.5<br>66.5 | _<br>_<br>_ | ns   |
| 139 | CAS deassertion pulse width                                                                                       | t <sub>CP</sub>   | $2 \times T_C - 4.0$                                           | 16.0              | _           | ns   |
| 140 | Column address valid to CAS assertion                                                                             | t <sub>ASC</sub>  | T <sub>C</sub> – 4.0                                           | 6.0               | _           | ns   |
| 141 | CAS assertion to column address not valid                                                                         | t <sub>CAH</sub>  | $3.5 \times T_C - 4.0$                                         | 31.0              | _           | ns   |
| 142 | Last column address valid to RAS deassertion                                                                      | t <sub>RAL</sub>  | 5 × T <sub>C</sub> – 4.0                                       | 46.0              | _           | ns   |
| 143 | WR deassertion to CAS assertion                                                                                   | t <sub>RCS</sub>  | $1.25 \times T_{C} - 4.0$                                      | 8.5               | _           | ns   |
| 144 | CAS deassertion to WR assertion                                                                                   | t <sub>RCH</sub>  | $1.25 \times T_{C} - 3.7$                                      | 8.8               | _           | ns   |
| 145 | CAS assertion to WR deassertion                                                                                   | t <sub>WCH</sub>  | $3.25 \times T_C - 4.2$                                        | 28.3              | _           | ns   |
| 146 | WR assertion pulse width                                                                                          | t <sub>WP</sub>   | $4.5 \times T_C - 4.5$                                         | 40.5              | _           | ns   |
| 147 | Last WR assertion to RAS deassertion                                                                              | t <sub>RWL</sub>  | $4.75 \times T_C - 4.3$                                        | 43.2              | _           | ns   |
| 148 | WR assertion to CAS deassertion                                                                                   | t <sub>CWL</sub>  | $3.75 \times T_C - 4.3$                                        | 33.2              | _           | ns   |
| 149 | Data valid to CAS assertion (write)                                                                               | t <sub>DS</sub>   | $0.5 \times T_{C} - 4.5$                                       | 0.5               | _           | ns   |
| 150 | CAS assertion to data not valid (write)                                                                           | t <sub>DH</sub>   | $3.5 \times T_C - 4.0$                                         | 31.0              | _           | ns   |
| 151 | WR assertion to CAS assertion                                                                                     | t <sub>WCS</sub>  | $1.25 \times T_{C} - 4.3$                                      | 8.2               | _           | ns   |
| 152 | Last RD assertion to RAS deassertion                                                                              | t <sub>ROH</sub>  | $4.5 \times T_C - 4.0$                                         | 41.0              | _           | ns   |
| 153 | RD assertion to data valid                                                                                        | t <sub>GA</sub>   | $3.25 \times T_C - 5.7$                                        |                   | 26.8        | ns   |
| 154 | RD deassertion to data not valid <sup>6</sup>                                                                     | t <sub>GZ</sub>   |                                                                | 0.0               | _           | ns   |
| 155 | WR assertion to data active                                                                                       |                   | $0.75 \times T_{C} - 1.5$                                      | 6.0               | _           | ns   |
| 156 | WR deassertion to data high impedance                                                                             |                   | 0.25 × T <sub>C</sub>                                          | _                 | 2.5         | ns   |

- 1. The number of wait states for Page mode access is specified in the DRAM Control Register.
  - 2. The refresh period is specified in the DRAM Control Register.
- 3. The asynchronous delays specified in the expressions are valid for the DSP56L307.
- 4. All the timings are calculated for the worst case. Some of the timings are better for specific cases (for example, t<sub>PC</sub> equals 3 × T<sub>C</sub> for read-after-read or write-after-write sequences). An expressions is used to calculate the maximum or minimum value listed, as appropriate.
- BRW[1–0] (DRAM control register bits) defines the number of wait states that should be inserted in each <u>DR</u>AM out-of-page access.
- 6. RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t<sub>OFF</sub> and not t<sub>GZ</sub>.



Figure 2-13. DRAM Page Mode Write Accesses



Figure 2-14. DRAM Page Mode Read Accesses



Figure 2-15. DRAM Out-of-Page Wait State Selection Guide

Table 2-12. DRAM Out-of-Page and Refresh Timings, Eleven Wait States 1,2

| No. | Characteristics                                    | Symbol           | Expression <sup>3</sup>     | 100 MHz |      | Unit  |
|-----|----------------------------------------------------|------------------|-----------------------------|---------|------|-------|
| NO. | Characteristics                                    | Syllibol         | Expression                  | Min     | Max  | Oilit |
| 157 | Random read or write cycle time                    | t <sub>RC</sub>  | 12 × T <sub>C</sub>         | 120.0   | _    | ns    |
| 158 | RAS assertion to data valid (read)                 | t <sub>RAC</sub> | $6.25 \times T_{C} - 7.0$   | _       | 55.5 | ns    |
| 159 | CAS assertion to data valid (read)                 | t <sub>CAC</sub> | $3.75 \times T_{C} - 7.0$   | _       | 30.5 | ns    |
| 160 | Column address valid to data valid (read)          | t <sub>AA</sub>  | $4.5\times T_C-7.0$         | _       | 38.0 | ns    |
| 161 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub> |                             | 0.0     | _    | ns    |
| 162 | RAS deassertion to RAS assertion                   | t <sub>RP</sub>  | $4.25 \times T_{C} - 4.0$   | 38.5    | _    | ns    |
| 163 | RAS assertion pulse width                          | t <sub>RAS</sub> | $7.75\times T_C-4.0$        | 73.5    | _    | ns    |
| 164 | CAS assertion to RAS deassertion                   | t <sub>RSH</sub> | $5.25\times T_C-4.0$        | 48.5    | _    | ns    |
| 165 | RAS assertion to CAS deassertion                   | t <sub>CSH</sub> | $6.25 \times T_{C} - 4.0$   | 58.5    | _    | ns    |
| 166 | CAS assertion pulse width                          | t <sub>CAS</sub> | $3.75\times T_C-4.0$        | 33.5    | _    | ns    |
| 167 | RAS assertion to CAS assertion                     | t <sub>RCD</sub> | $2.5 \times T_C \pm 4.0$    | 21.0    | 29.0 | ns    |
| 168 | RAS assertion to column address valid              | t <sub>RAD</sub> | $1.75 \times T_{C} \pm 4.0$ | 13.5    | 21.5 | ns    |
| 169 | CAS deassertion to RAS assertion                   | t <sub>CRP</sub> | $5.75 \times T_{C} - 4.0$   | 53.5    | _    | ns    |
| 170 | CAS deassertion pulse width                        | t <sub>CP</sub>  | $4.25 \times T_{C} - 6.0$   | 36.5    |      | ns    |

Table 2-12. DRAM Out-of-Page and Refresh Timings, Eleven Wait States 1,2 (Continued)

| NI- | Characteristics                               | Comple ed        | Expression <sup>3</sup>     | 100 MHz |      | Unit |
|-----|-----------------------------------------------|------------------|-----------------------------|---------|------|------|
| No. | Characteristics                               | Symbol           | Expression                  | Min     | Max  | Unit |
| 171 | Row address valid to RAS assertion            | t <sub>ASR</sub> | $4.25 \times T_{C} - 4.0$   | 38.5    | _    | ns   |
| 172 | RAS assertion to row address not valid        | t <sub>RAH</sub> | $1.75 \times T_{C} - 4.0$   | 13.5    | _    | ns   |
| 173 | Column address valid to CAS assertion         | t <sub>ASC</sub> | $0.75 \times T_{C} - 4.0$   | 3.5     | _    | ns   |
| 174 | CAS assertion to column address not valid     | t <sub>CAH</sub> | $5.25 \times T_{C} - 4.0$   | 48.5    | _    | ns   |
| 175 | RAS assertion to column address not valid     | t <sub>AR</sub>  | $7.75 \times T_{C} - 4.0$   | 73.5    | _    | ns   |
| 176 | Column address valid to RAS deassertion       | t <sub>RAL</sub> | $6 \times T_C - 4.0$        | 56.0    | _    | ns   |
| 177 | WR deassertion to CAS assertion               | t <sub>RCS</sub> | $3.0 \times T_C - 4.0$      | 26.0    | _    | ns   |
| 178 | CAS deassertion to WR <sup>4</sup> assertion  | t <sub>RCH</sub> | 1.75 × T <sub>C</sub> - 3.7 | 13.8    | _    | ns   |
| 179 | RAS deassertion to WR <sup>4</sup> assertion  | t <sub>RRH</sub> | $0.25 \times T_C - 2.0$     | 0.5     | _    | ns   |
| 180 | CAS assertion to WR deassertion               | t <sub>WCH</sub> | $5 \times T_C - 4.2$        | 45.8    | _    | ns   |
| 181 | RAS assertion to WR deassertion               | t <sub>WCR</sub> | $7.5 \times T_{C} - 4.2$    | 70.8    | _    | ns   |
| 182 | WR assertion pulse width                      | t <sub>WP</sub>  | $11.5 \times T_{C} - 4.5$   | 110.5   | _    | ns   |
| 183 | WR assertion to RAS deassertion               | t <sub>RWL</sub> | $11.75 \times T_{C} - 4.3$  | 113.2   | _    | ns   |
| 184 | WR assertion to CAS deassertion               | t <sub>CWL</sub> | $10.25 \times T_{C} - 4.3$  | 98.2    | _    | ns   |
| 185 | Data valid to CAS assertion (write)           | t <sub>DS</sub>  | $5.75 \times T_{C} - 4.0$   | 53.5    | _    | ns   |
| 186 | CAS assertion to data not valid (write)       | t <sub>DH</sub>  | $5.25 \times T_{C} - 4.0$   | 48.5    | _    | ns   |
| 187 | RAS assertion to data not valid (write)       | t <sub>DHR</sub> | $7.75 \times T_{C} - 4.0$   | 73.5    | _    | ns   |
| 188 | WR assertion to CAS assertion                 | t <sub>WCS</sub> | $6.5 \times T_C - 4.3$      | 60.7    | _    | ns   |
| 189 | CAS assertion to RAS assertion (refresh)      | t <sub>CSR</sub> | $1.5 \times T_C - 4.0$      | 11.0    | _    | ns   |
| 190 | RAS deassertion to CAS assertion (refresh)    | t <sub>RPC</sub> | $2.75 \times T_{C} - 4.0$   | 23.5    | _    | ns   |
| 191 | RD assertion to RAS deassertion               | t <sub>ROH</sub> | $11.5 \times T_{C} - 4.0$   | 111.0   | _    | ns   |
| 192 | RD assertion to data valid                    | t <sub>GA</sub>  | $10 \times T_C - 7.0$       | _       | 93.0 | ns   |
| 193 | RD deassertion to data not valid <sup>5</sup> | t <sub>GZ</sub>  |                             | 0.0     | _    | ns   |
| 194 | WR assertion to data active                   |                  | $0.75 \times T_{C} - 1.5$   | 6.0     | _    | ns   |
| 195 | WR deassertion to data high impedance         |                  | 0.25 × T <sub>C</sub>       | _       | 2.5  | ns   |

Notes: 1. The number of wait states for an out-of-page access is specified in the DRAM Control Register.

Table 2-13. DRAM Out-of-Page and Refresh Timings, Fifteen Wait States 1,2

| No. | Characteristics                           | Symbol           | Everencian <sup>3</sup>   | 100   | Unit |    |
|-----|-------------------------------------------|------------------|---------------------------|-------|------|----|
|     | Characteristics                           |                  | Expression <sup>3</sup>   | Min   | Max  |    |
| 157 | Random read or write cycle time           | t <sub>RC</sub>  | 16 × T <sub>C</sub>       | 160.0 | _    | ns |
| 158 | RAS assertion to data valid (read)        | t <sub>RAC</sub> | $8.25 \times T_{C} - 5.7$ | _     | 76.8 | ns |
| 159 | CAS assertion to data valid (read)        | t <sub>CAC</sub> | $4.75 \times T_{C} - 5.7$ | _     | 41.8 | ns |
| 160 | Column address valid to data valid (read) | t <sub>AA</sub>  | $5.5 \times T_C - 5.7$    | _     | 49.3 | ns |

<sup>2.</sup> The refresh period is specified in the DRAM Control Register.

<sup>3.</sup> Use the expression to compute the maximum or minimum value listed (or both if the expression includes ±).

<sup>4.</sup> Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for read cycles.

<sup>5.</sup> RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t<sub>OFF</sub> and not t<sub>GZ</sub>.

**Table 2-13.** DRAM Out-of-Page and Refresh Timings, Fifteen Wait States<sup>1,2</sup> (Continued)

| No. | Characteristics                                    | Symbol                                | Expression <sup>3</sup>     | 100   | MHz   | Unit |
|-----|----------------------------------------------------|---------------------------------------|-----------------------------|-------|-------|------|
| NO. | Characteristics                                    | Symbol                                | Expression                  | Min   | Max   | Unit |
| 161 | CAS deassertion to data not valid (read hold time) | t <sub>OFF</sub>                      | 0.0                         | 0.0   | _     | ns   |
| 162 | RAS deassertion to RAS assertion                   | t <sub>RP</sub>                       | $6.25 \times T_{C} - 4.0$   | 58.5  | _     | ns   |
| 163 | RAS assertion pulse width                          | t <sub>RAS</sub>                      | $9.75 \times T_{C} - 4.0$   | 93.5  | _     | ns   |
| 164 | CAS assertion to RAS deassertion                   | t <sub>RSH</sub>                      | $6.25 \times T_{C} - 4.0$   | 58.5  | _     | ns   |
| 165 | RAS assertion to CAS deassertion                   | t <sub>CSH</sub>                      | $8.25 \times T_{C} - 4.0$   | 78.5  | _     | ns   |
| 166 | CAS assertion pulse width                          | t <sub>CAS</sub>                      | $4.75 \times T_{C} - 4.0$   | 43.5  | _     | ns   |
| 167 | RAS assertion to CAS assertion                     | t <sub>RCD</sub>                      | $3.5 \times T_C \pm 2$      | 33.0  | 37.0  | ns   |
| 168 | RAS assertion to column address valid              | t <sub>RAD</sub>                      | $2.75 \times T_C \pm 2$     | 25.5  | 29.5  | ns   |
| 169 | CAS deassertion to RAS assertion                   | t <sub>CRP</sub>                      | $7.75 \times T_{C} - 4.0$   | 73.5  | _     | ns   |
| 170 | CAS deassertion pulse width                        | t <sub>CP</sub>                       | $6.25 \times T_{C} - 6.0$   | 56.5  | _     | ns   |
| 171 | Row address valid to RAS assertion                 | t <sub>ASR</sub>                      | $6.25 \times T_{C} - 4.0$   | 58.5  | _     | ns   |
| 172 | RAS assertion to row address not valid             | t <sub>RAH</sub>                      | $2.75 \times T_{C} - 4.0$   | 23.5  | _     | ns   |
| 173 | Column address valid to CAS assertion              | t <sub>ASC</sub>                      | $0.75 \times T_{C} - 4.0$   | 3.5   | _     | ns   |
| 174 | CAS assertion to column address not valid          | t <sub>CAH</sub>                      | $6.25 \times T_{C} - 4.0$   | 58.5  | _     | ns   |
| 175 | RAS assertion to column address not valid          | t <sub>AR</sub>                       | $9.75 \times T_{C} - 4.0$   | 93.5  | _     | ns   |
| 176 | Column address valid to RAS deassertion            | t <sub>RAL</sub>                      | $7 \times T_C - 4.0$        | 66.0  | _     | ns   |
| 177 | WR deassertion to CAS assertion                    | t <sub>RCS</sub>                      | $5 \times T_C - 3.8$        | 46.2  | _     | ns   |
| 178 | CAS deassertion to WR <sup>4</sup> assertion       | t <sub>RCH</sub>                      | $1.75 \times T_{C} - 3.7$   | 13.8  | _     | ns   |
| 179 | RAS deassertion to WR <sup>4</sup> assertion       | t <sub>RRH</sub>                      | $0.25 \times T_{C} - 2.0$   | 0.5   | _     | ns   |
| 180 | CAS assertion to WR deassertion                    | t <sub>WCH</sub>                      | 6 × T <sub>C</sub> – 4.2    | 55.8  | _     | ns   |
| 181 | RAS assertion to WR deassertion                    | t <sub>WCR</sub>                      | $9.5 \times T_{C} - 4.2$    | 90.8  | _     | ns   |
| 182 | WR assertion pulse width                           | t <sub>WP</sub>                       | $15.5 \times T_{C} - 4.5$   | 150.5 | _     | ns   |
| 183 | WR assertion to RAS deassertion                    | t <sub>RWL</sub>                      | $15.75 \times T_{C} - 4.3$  | 153.2 | _     | ns   |
| 184 | WR assertion to CAS deassertion                    | t <sub>CWL</sub>                      | $14.25 \times T_{C} - 4.3$  | 138.2 | _     | ns   |
| 185 | Data valid to CAS assertion (write)                | t <sub>DS</sub>                       | $8.75 \times T_C - 4.0$     | 83.5  | _     | ns   |
| 186 | CAS assertion to data not valid (write)            | t <sub>DH</sub>                       | $6.25 \times T_{C} - 4.0$   | 58.5  | _     | ns   |
| 187 | RAS assertion to data not valid (write)            | t <sub>DHR</sub>                      | $9.75 \times T_{C} - 4.0$   | 93.5  | _     | ns   |
| 188 | WR assertion to CAS assertion                      | t <sub>WCS</sub>                      | $9.5\times T_C-4.3$         | 90.7  | _     | ns   |
| 189 | CAS assertion to RAS assertion (refresh)           | t <sub>CSR</sub>                      | $1.5\times T_C-4.0$         | 11.0  | _     | ns   |
| 190 | RAS deassertion to CAS assertion (refresh)         | t <sub>RPC</sub>                      | $4.75\times T_C-4.0$        | 43.5  | _     | ns   |
| 191 | RD assertion to RAS deassertion                    | t <sub>ROH</sub>                      | $15.5 \times T_{C} - 4.0$   | 151.0 | _     | ns   |
| 192 | RD assertion to data valid                         | t <sub>GA</sub>                       | $14 \times T_C - 5.7$       | _     | 134.3 | ns   |
| 193 | RD deassertion to data not valid <sup>5</sup>      | t <sub>GZ</sub>                       |                             | 0.0   | _     | ns   |
| 194 | WR assertion to data active                        |                                       | 0.75 × T <sub>C</sub> – 1.5 | 6.0   | _     | ns   |
| 195 | WR deassertion to data high impedance              |                                       | $0.25 \times T_{C}$         |       | 2.5   | ns   |
| 1   | · · · · · · · · · · · · · · · · · · ·              | · · · · · · · · · · · · · · · · · · · | ·                           |       |       | _    |

Notes: 1. The number of wait states for an out-of-page access is specified in the DRAM Control Register.

- The refresh period is specified in the DRAM Control Register. 2.
- Use the expression to compute the maximum or minimum value listed (or both if the expression includes ±).

  <u>Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for read cycles.</u>

  RD deassertion always occurs after CAS deassertion; therefore, the restricted timing is t<sub>OFF</sub> and not t<sub>GZ</sub>. 3.



Figure 2-16. DRAM Out-of-Page Read Access



Figure 2-17. DRAM Out-of-Page Write Access



Figure 2-18. DRAM Refresh Access

### 2.5.5.3 Synchronous Timings

Table 2-14. External Bus Synchronous Timings<sup>1,2</sup>

| No. | Characteristics                                     | Expression <sup>3,4,5</sup>                                  | 100 MHz |      | Unit  |
|-----|-----------------------------------------------------|--------------------------------------------------------------|---------|------|-------|
| NO. | Cital acteristics                                   | Expression                                                   | Min     | Max  | Oilit |
| 198 | CLKOUT high to address, and AA valid <sup>6</sup>   | $0.25 \times T_{C} + 4.0$                                    |         | 6.5  | ns    |
| 199 | CLKOUT high to address, and AA invalid <sup>6</sup> | $0.25 \times T_C$                                            | 2.5     | _    | ns    |
| 200 | TA valid to CLKOUT high (set-up time)               |                                                              | 4.0     | _    | ns    |
| 201 | CLKOUT high to TA invalid (hold time)               |                                                              | 0.0     | _    | ns    |
| 202 | CLKOUT high to data out active                      | 0.25 × T <sub>C</sub>                                        | 2.5     | _    | ns    |
| 203 | CLKOUT high to data out valid                       | $0.25 \times T_{C} + 4.0$                                    | _       | 6.5  | ns    |
| 204 | CLKOUT high to data out invalid                     | 0.25 × T <sub>C</sub>                                        | 2.5     | _    | ns    |
| 205 | CLKOUT high to data out high impedance              | $0.25 \times T_C$                                            | _       | 2.5  | ns    |
| 206 | Data in valid to CLKOUT high (set-up)               |                                                              | 4.0     | _    | ns    |
| 207 | CLKOUT high to data in invalid (hold)               |                                                              | 0.0     | _    | ns    |
| 208 | CLKOUT high to RD assertion                         | maximum: $0.75 \times T_C + 2.5$                             | 6.7     | 10.0 | ns    |
| 209 | CLKOUT high to RD deassertion                       |                                                              | 0.0     | 4.0  | ns    |
| 210 | CLKOUT high to WR assertion <sup>2</sup>            | maximum: $0.5 \times T_C + 4.3$<br>for WS = 1 or WS $\geq$ 4 | 5.0     | 9.3  | ns    |
|     |                                                     | for 2 ≤ WS ≤ 3                                               | 0.0     | 4.3  | ns    |
| 211 | CLKOUT high to WR deassertion                       |                                                              | 0.0     | 3.8  | ns    |

- External bus synchronous timings should be used only for reference to the clock and not for relative timings.
- 2. Synchronous Bus Arbitration is not recommended. Use Asynchronous mode whenever possible.
- 3. WS is the number of wait states specified in the BCR.
- 4. If WS > 1, WR assertion refers to the next rising edge of CLKOUT.
- 5. An expression is used to compute the maximum or minimum value listed, as appropriate. For timing 210, the minimum is an absolute value.
- 6. T198 and T199 are valid for Address Trace mode if the ATE bit in the Operating Mode Register is set. Use the status of BR (See T212) to determine whether the access referenced by A[0–17] is internal or external, when this mode is enabled.



**Note**: Address lines A[0–17] hold their state after a read or write operation. AA[0–3] do not hold their state after a read or write operation.

Figure 2-19. Synchronous Bus Timings 1 WS (BCR Controlled)



Note: Address lines A[0–17] hold their state after a read or write operation. AA[0–3] do not hold their state after a read or write operation.

Figure 2-20. Synchronous Bus Timings 2 WS (TA Controlled)

## 2.5.5.4 Arbitration Timings Using CLKOUT (≤ 100 MHz only)

**Table 2-15.** Arbitration Bus Timings<sup>1</sup>

| No. | Characteristics                                      | Expression <sup>2</sup>          | 100 | Unit |      |
|-----|------------------------------------------------------|----------------------------------|-----|------|------|
| NO. | Characteristics                                      | Expression                       | Min | Max  | Unit |
| 212 | CLKOUT high to BR assertion/deassertion <sup>3</sup> |                                  | 0.0 | 4.0  | ns   |
| 213 | BG asserted/deasserted to CLKOUT high (set-up)       |                                  | 4.0 | _    | ns   |
| 214 | CLKOUT high to BG deasserted/asserted (hold)         |                                  | 0.0 | _    | ns   |
| 215 | BB deassertion to CLKOUT high (input set-up)         |                                  | 4.0 | _    | ns   |
| 216 | CLKOUT high to BB assertion (input hold)             |                                  | 0.0 | _    | ns   |
| 217 | CLKOUT high to BB assertion (output)                 |                                  | 0.0 | 4.0  | ns   |
| 218 | CLKOUT high to BB deassertion (output)               |                                  | 0.0 | 4.0  | ns   |
| 219 | BB high to BB high impedance (output)                |                                  | _   | 4.5  | ns   |
| 220 | CLKOUT high to address and controls active           | 0.25 × T <sub>C</sub>            | 2.5 | _    | ns   |
| 221 | CLKOUT high to address and controls high impedance   | 0.75 × T <sub>C</sub>            | _   | 7.5  | ns   |
| 222 | CLKOUT high to AA active                             | 0.25 × T <sub>C</sub>            | 2.5 | _    | ns   |
| 223 | CLKOUT high to AA deassertion                        | maximum: $0.25 \times T_C + 4.0$ | 2.0 | 6.5  | ns   |
| 224 | CLKOUT high to AA high impedance                     | $0.75 \times T_{C}$              | _   | 7.5  | ns   |

Notes:

- 1. Synchronous Bus Arbitration is not recommended. Use Asynchronous mode whenever possible.
- 2. An expression is used to compute the maximum or minimum value listed, as appropriate. For timing 223, the minimum is an absolute value.
- 3. T212 is valid for Address Trace mode when the ATE bit in the Operating Mode Register is set. BR is deasserted for internal accesses and asserted for external accesses.

### 2.5.5.5 Asynchronous Bus Arbitration Timings

Table 2-16. Asynchronous Bus Timings

| No.  | Characteristics                                | Expression   | 100 MHz |     | 160 MHz |      | Unit |
|------|------------------------------------------------|--------------|---------|-----|---------|------|------|
| 140. |                                                | Expression   | Min     | Max | Min     | Max  | Oill |
| 250  | BB assertion window from BG input deassertion. | 2.5 × Tc + 5 | _       | 30  | _       | 20.6 | ns   |
| 251  | Delay from BB assertion to BG assertion        | 2 × Tc + 5   | 25      | _   | 17.5    | _    | ns   |

- . Bit 13 in the Operating Mode Register must be set to enable Asynchronous Arbitration mode.
- 2. At 160 MHz, Asynchronous Arbitration mode is recommended.
- 3. To guarantee timings 250 and 251, it is recommended that you assert non-overlapping BG inputs to different DSP56300 devices (on the same bus), as shown in Figure 2-21, where BG1 is the BG signal for one DSP56300 device while BG2 is the BG signal for a second DSP56300 device.



Figure 2-21. Asynchronous Bus Arbitration Timing

The asynchronous bus arbitration is enabled by internal synchronization circuits on  $\overline{BG}$  and  $\overline{BB}$  inputs. These synchronization circuits add delay from the external signal until it is exposed to internal logic. As a result of this delay, a DSP56300 part may assume mastership and assert  $\overline{BB}$ , for some time after  $\overline{BG}$  is deasserted. This is the reason for timing 250.

Once  $\overline{BB}$  is asserted, there is a synchronization delay from  $\overline{BB}$  assertion to the time this assertion is exposed to other DSP56300 components that are potential masters on the same bus. If  $\overline{BG}$  input is asserted before that time, and  $\overline{BG}$  is asserted and  $\overline{BB}$  is deasserted, another DSP56300 component may assume mastership at the same time. Therefore, some non-overlap period between one  $\overline{BG}$  input active to another  $\overline{BG}$  input active is required. Timing 251 ensures that overlaps are avoided.

# 2.5.6 Host Interface Timing

**Table 2-17.** Host Interface Timings<sup>1,2,12</sup>

| Nia | Characteristic <sup>10</sup>                                                                                                                                                                                                                   | Funnasian                                                                  | 100          | MHz    | 160          | MHz    | I I m i 4 |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------|--------|--------------|--------|-----------|
| No. | Characteristic                                                                                                                                                                                                                                 | Expression                                                                 | Min          | Max    | Min          | Max    | Unit      |
| 317 | Read data strobe assertion width <sup>5</sup> HACK assertion width                                                                                                                                                                             | 100 MHz: T <sub>C</sub> + 9.9<br>160 MHz: T <sub>C</sub> + 6.2             | 19.9         | _      | 12.4         | _      | ns        |
| 318 | Read data strobe deassertion width <sup>5</sup> HACK deassertion width                                                                                                                                                                         |                                                                            | 9.9          | _      | 6.2          | _      | ns        |
| 319 | Read data strobe deassertion width <sup>5</sup> after "Last Data Register" reads <sup>8,11</sup> , or between two consecutive CVR, ICR, or ISR reads <sup>3</sup> HACK deassertion width after "Last Data Register" reads <sup>8,11</sup>      | 100 MHz: 2.5 × T <sub>C</sub> + 6.6                                        | 31.6         | _      | 20.2         | _      | ns        |
| 320 | Write data strobe assertion width <sup>6</sup>                                                                                                                                                                                                 |                                                                            | 13.2         | _      | 8.3          | _      | ns        |
| 321 | Write data strobe deassertion width <sup>8</sup> HACK write deassertion width  • after ICR, CVR and "Last Data Register" writes  • after IVR writes, or after TXH:TXM:TXL writes (with HLEND= 0), or after TXL:TXM:TXH writes (with HLEND = 1) | 100 MHz: 2.5 × T <sub>C</sub> + 6.6<br>160 MHz: 2.5 × T <sub>C</sub> + 4.1 | 31.6<br>16.5 | _<br>_ | 19.8<br>10.6 | _<br>_ | ns<br>ns  |
| 322 | HAS assertion width                                                                                                                                                                                                                            |                                                                            | 9.9          | _      | 6.2          | _      | ns        |
| 323 | HAS deassertion to data strobe assertion <sup>4</sup>                                                                                                                                                                                          |                                                                            | 0.0          | _      | 0.0          | _      | ns        |
| 324 | Host data input setup time before write data strobe deassertion <sup>6</sup>                                                                                                                                                                   |                                                                            | 9.9          | _      | 6.2          | _      | ns        |
| 325 | Host data input hold time after write data strobe deassertion <sup>6</sup>                                                                                                                                                                     |                                                                            | 3.3          | _      | 2.1          | _      | ns        |
| 326 | Read data strobe assertion to output data active from high impedance <sup>5</sup> HACK assertion to output data active from high impedance                                                                                                     |                                                                            | 3.3          | _      | 2.1          | _      | ns        |
| 327 | Read data strobe assertion to output data valid <sup>5</sup> HACK assertion to output data valid                                                                                                                                               |                                                                            | _            | 24.5   | _            | 16.1   | ns        |
| 328 | Read data strobe deassertion to output data high impedance <sup>5</sup> HACK deassertion to output data high impedance                                                                                                                         |                                                                            | _            | 9.9    | _            | 6.2    | ns        |
| 329 | Output data hold time after read data strobe deassertion <sup>5</sup> Output data hold time after HACK deassertion                                                                                                                             |                                                                            | 4.1          | _      | 2.1          | _      | ns        |
| 330 | HCS assertion to read data strobe deassertion <sup>5</sup>                                                                                                                                                                                     | 100 MHz: T <sub>C</sub> + 9.9<br>160 MHz: T <sub>C</sub> + 6.2             | 19.9         | _      | 12.4         | _      | ns        |
| 331 | HCS assertion to write data strobe deassertion <sup>6</sup>                                                                                                                                                                                    |                                                                            | 9.9          | _      | 6.2          | _      | ns        |
| 332 | HCS assertion to output data valid                                                                                                                                                                                                             |                                                                            | 1            | 19.3   | _            | 14.0   | ns        |
| 333 | HCS hold time after data strobe deassertion <sup>4</sup>                                                                                                                                                                                       |                                                                            | 0.0          | _      | 0.0          | _      | ns        |
| 334 | Address (HAD[0–7]) setup time before HAS deassertion (HMUX=1)                                                                                                                                                                                  |                                                                            | 4.7          | _      | 2.9          | _      | ns        |
| 335 | Address (HAD[0–7]) hold time after $\overline{\text{HAS}}$ deassertion (HMUX=1)                                                                                                                                                                |                                                                            | 3.3          | _      | 2.1          |        | ns        |
| 336 | HA[8–10] (HMUX=1), HA[0–2] (HMUX=0), HR/W setup time before data strobe assertion <sup>4</sup> Read  Write                                                                                                                                     |                                                                            | 0<br>6.6     | _      | 0<br>2.9     | _<br>_ | ns<br>ns  |

| Table 2-17. | Host Interface | Timings <sup>1,2,12</sup> | (Continued) | ) |
|-------------|----------------|---------------------------|-------------|---|
|-------------|----------------|---------------------------|-------------|---|

| No. | Characteristic 10                                                                                                                                           | Evaraccion                                                                 | 100  | MHz   | 160  | MHz   | Unit     |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------|-------|------|-------|----------|
| NO. | Characteristic                                                                                                                                              | Expression                                                                 | Min  | Max   | Min  | Max   | Unit     |
| 337 | HA[8–10] (HMUX=1), HA[0–2] (HMUX=0), HR/W hold time after data strobe deassertion <sup>4</sup>                                                              |                                                                            | 3.3  | _     | 2.1  | _     | ns       |
| 338 | Delay from read data strobe deassertion to host request assertion for "Last Data Register" read <sup>5, 7, 8</sup>                                          | 100 MHz: T <sub>C</sub> + 5.3<br>160 MHz: T <sub>C</sub> + 3.3             | 15.3 | _     | 9.6  | _     | ns<br>ns |
| 339 | Delay from write data strobe deassertion to host request assertion for "Last Data Register" write <sup>6, 7, 8</sup>                                        | 100 MHz: 1.5 × T <sub>C</sub> + 5.3<br>160 MHz: 1.5 × T <sub>C</sub> + 3.3 | 20.3 | _     | 12.7 | _     | ns<br>ns |
| 340 | Delay from data strobe assertion to host request deassertion for "Last Data Register" read or write (HROD=0) <sup>4, 7, 8</sup>                             |                                                                            | _    | 16.8  | _    | 12.2  | ns       |
| 341 | Delay from data strobe assertion to host request deassertion for "Last Data Register" read or write (HROD=1, open drain host request) <sup>4, 7, 8, 9</sup> |                                                                            | _    | 300.0 | _    | 300.0 | ns       |

- 1. See the Programmer's Model section in the chapter on the HI08 in the DSP56L307 User's Manual.
- 2. In the timing diagrams below, the controls pins are drawn as active low. The pin polarity is programmable.
- 3. This timing is applicable only if two consecutive reads from one of these registers are executed.
- 4. The data strobe is Host Read (HRD) or Host Write (HWR) in the Dual Data Strobe mode and Host Data Strobe (HDS) in the Single Data Strobe mode.
- 5. The read data strobe is HRD in the Dual Data Strobe mode and HDS in the Single Data Strobe mode.
- 6. The write data strobe is HWR in the Dual Data Strobe mode and HDS in the Single Data Strobe mode.
- 7. The host request is HREQ in the Single Host Request mode and HRRQ and HTRQ in the Double Host Request mode.
- 8. The "Last Data Register" is the register at address \$7, which is the last location to be read or written in data transfers. This is RXL/TXL in the Big Endian mode (HLEND = 0; HLEND is the Interface Control Register bit 7—ICR[7]), or RXH/TXH in the Little Endian mode (HLEND = 1).
- 9. In this calculation, the host request signal is pulled up by a  $4.7 \text{ k}\Omega$  resistor in the Open-drain mode.
- **10.**  $V_{CCQH} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ,  $V_{CC} = 1.8 \text{ V} \pm 0.1 \text{ V}$ ;  $T_{J} = -40 ^{\circ}\text{C}$  to +100  $^{\circ}\text{C}$ ,  $C_{L} = 50 \text{ pF}$
- 11. This timing is applicable only if a read from the "Last Data Register" is followed by a read from the RXL, RXM, or RXH registers without first polling RXDF or HREQ bits, or waiting for the assertion of the HREQ signal.
- 12. After the external host writes a new value to the ICR, the HI08 is ready for operation after three DSP clock cycles (3 × Tc).



Figure 2-22. Host Interrupt Vector Register (IVR) Read Timing Diagram



Figure 2-23. Read Timing Diagram, Non-Multiplexed Bus, Single Data Strobe



Figure 2-24. Read Timing Diagram, Non-Multiplexed Bus, Double Data Strobe



Figure 2-25. Write Timing Diagram, Non-Multiplexed Bus, Single Data Strobe



Figure 2-26. Write Timing Diagram, Non-Multiplexed Bus, Double Data Strobe



Figure 2-27. Read Timing Diagram, Multiplexed Bus, Single Data Strobe



Figure 2-28. Read Timing Diagram, Multiplexed Bus, Double Data Strobe



Figure 2-29. Write Timing Diagram, Multiplexed Bus, Single Data Strobe



Figure 2-30. Write Timing Diagram, Multiplexed Bus, Double Data Strobe

# 2.5.7 SCI Timing

Table 2-18. SCI Timings

| NI - | Characteristics <sup>1</sup>                                    | 0                                   | F                                                | 100                       | MHz  | 160   | MHz  | 11!1 |
|------|-----------------------------------------------------------------|-------------------------------------|--------------------------------------------------|---------------------------|------|-------|------|------|
| No.  | Characteristics                                                 | Symbol                              | Expression                                       | Min                       | Max  | Min   | Max  | Unit |
| 400  | Synchronous clock cycle                                         | t <sub>SCC</sub> <sup>2</sup>       | 8×T <sub>C</sub>                                 | 80                        | _    | 50    | _    | ns   |
| 401  | Clock low period                                                | t <sub>SCC</sub> /2 - 10.0          |                                                  | 30.0                      | _    | 15.0  | _    | ns   |
| 402  | Clock high period                                               |                                     | t <sub>SCC</sub> /2 - 10.0                       | 30.0                      | _    | 15.0  | _    | ns   |
| 403  | Output data setup to clock falling edge (internal clock)        | $t_{SCC}/4 + 0.5 \times T_C - 10.0$ |                                                  | 8.0                       | _    | 0.0   | _    | ns   |
| 404  | Output data hold after clock rising edge (internal clock)       |                                     | $t_{SCC}/4 - 0.5 \times T_C$                     |                           | _    | 9.4   | _    | ns   |
| 405  | Input data setup time before clock rising edge (internal clock) |                                     | $t_{SCC}/4 + 0.5 \times T_C + 25.0$              | 50.0                      | _    | 40.6  | _    | ns   |
| 406  | Input data not valid before clock rising edge (internal clock)  |                                     | t <sub>SCC</sub> /4 + 0.5 × T <sub>C</sub> - 5.5 |                           | 19.5 | _     | 10.1 | ns   |
| 407  | Clock falling edge to output data valid (external clock)        |                                     |                                                  | _                         | 32.0 | _     | 32.0 | ns   |
| 408  | Output data hold after clock rising edge (external clock)       |                                     | T <sub>C</sub> + 8.0                             | 18.0                      | _    | 14.3  | _    | ns   |
| 409  | Input data setup time before clock rising edge (external clock) |                                     |                                                  | 0.0                       | _    | 0.0   | _    | ns   |
| 410  | Input data hold time after clock rising edge (external clock)   |                                     |                                                  | 9.0                       | _    | 9.0   | _    | ns   |
| 411  | Asynchronous clock cycle                                        | t <sub>ACC</sub> <sup>3</sup>       | 64 × T <sub>C</sub>                              | 640.0                     | _    | 400.0 | _    | ns   |
| 412  | Clock low period                                                |                                     | t <sub>ACC</sub> /2 - 10.0                       | 310.0                     | _    | 190.0 | _    | ns   |
| 413  | Clock high period                                               |                                     | t <sub>ACC</sub> /2 – 10.0                       |                           | _    | 190.0 | _    | ns   |
| 414  | Output data setup to clock rising edge (internal clock)         |                                     | t <sub>ACC</sub> /2 - 30.0                       | <u>/</u> 2 – 30.0 290.0 — |      | 170.0 | _    | ns   |
| 415  | Output data hold after clock rising edge (internal clock)       |                                     | t <sub>ACC</sub> /2 - 30.0                       | 290.0 —                   |      | 170.0 | _    | ns   |

- $V_{CCQH} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{CC} = 1.8 \text{ V} \pm 0.1 \text{ V}; T_J = -40 ^{\circ}\text{C} \text{ to } +100 ^{\circ}\text{C}, C_L = 50 \text{ pF}.$   $t_{SCC} = \text{synchronous clock cycle time (for internal clock, t_{SCC} is determined by the SCI clock control register and the sum of the science of$
- $t_{ACC}$  = asynchronous clock cycle time; value given for 1X Clock mode (for internal clock,  $t_{ACC}$  is determined by the SCI clock control register and  $T_{C}$ ).





Figure 2-31. SCI Synchronous Mode Timing



Figure 2-32. SCI Asynchronous Mode Timing

# **ESSI0/ESSI1 Timing**

Table 2-19. ESSI Timings at 100 MHz

| No. | Characteristics <sup>1, 2, 3</sup>                                   | Symbol             | Expression                                                | Min          | Мах          | Condi-<br>tion <sup>4</sup> | Unit     |
|-----|----------------------------------------------------------------------|--------------------|-----------------------------------------------------------|--------------|--------------|-----------------------------|----------|
| 430 | Clock cycle <sup>5</sup>                                             | t <sub>SSICC</sub> | $\begin{array}{c} 3\times T_C \\ 4\times T_C \end{array}$ | 30.0<br>40.0 |              | x ck<br>i ck                | ns       |
| 431 | Clock high period<br>For internal clock<br>For external clock        | _                  | 2×T <sub>C</sub> - 10.0<br>1.5×T <sub>C</sub>             | 10.0<br>15.0 | _            |                             | ns<br>ns |
| 432 | Clock low period<br>For internal clock<br>For external clock         | _                  | $2 \times T_{C} - 10.0$ $1.5 \times T_{C}$                | 10.0<br>15.0 |              |                             | ns<br>ns |
| 433 | RXC rising edge to FSR out (bl) high                                 | _                  | _                                                         | 1 1          | 37.0<br>22.0 | x ck<br>i ck a              | ns       |
| 434 | RXC rising edge to FSR out (bl) low                                  | _                  | _                                                         |              | 37.0<br>22.0 | x ck<br>i ck a              | ns       |
| 435 | RXC rising edge to FSR out (wr) high <sup>6</sup>                    | _                  | _                                                         | -            | 39.0<br>24.0 | x ck<br>i ck a              | ns       |
| 436 | RXC rising edge to FSR out (wr) low <sup>6</sup>                     | _                  | _                                                         | _            | 39.0<br>24.0 | x ck<br>i ck a              | ns       |
| 437 | RXC rising edge to FSR out (wl) high                                 | _                  | _                                                         | _            | 36.0<br>21.0 | x ck<br>i ck a              | ns       |
| 438 | RXC rising edge to FSR out (wl) low                                  | _                  | _                                                         | _            | 37.0<br>22.0 | x ck<br>i ck a              | ns       |
| 439 | Data in setup time before RXC (SCK in Synchronous mode) falling edge | _                  | _                                                         | 0.0<br>19.0  | _            | x ck<br>i ck                | ns       |
| 440 | Data in hold time after RXC falling edge                             | _                  | _                                                         | 5.0<br>3.0   | _            | x ck<br>i ck                | ns       |
| 441 | FSR input (bl, wr) high before RXC falling edge <sup>6</sup>         | _                  | _                                                         | 23.0<br>1.0  | _            | x ck<br>i ck a              | ns       |
| 442 | FSR input (wl) high before RXC falling edge                          | _                  | _                                                         | 23.0<br>1.0  | _            | x ck<br>i ck a              | ns       |
| 443 | FSR input hold time after RXC falling edge                           | _                  | _                                                         | 3.0<br>0.0   | _            | x ck<br>i ck a              | ns       |
| 444 | Flags input setup before RXC falling edge                            | _                  | _                                                         | 0.0<br>19.0  | _            | x ck<br>i ck s              | ns       |
| 445 | Flags input hold time after RXC falling edge                         | _                  | _                                                         | 6.0<br>0.0   | _            | x ck<br>i ck s              | ns       |
| 446 | TXC rising edge to FST out (bl) high                                 | _                  | _                                                         | _            | 29.0<br>15.0 | x ck<br>i ck                | ns       |
| 447 | TXC rising edge to FST out (bl) low                                  | _                  | _                                                         | _            | 31.0<br>17.0 | x ck<br>i ck                | ns       |
| 448 | TXC rising edge to FST out (wr) high <sup>6</sup>                    | _                  | _                                                         | _            | 31.0<br>17.0 | x ck<br>i ck                | ns       |
| 449 | TXC rising edge to FST out (wr) low <sup>6</sup>                     | _                  | _                                                         | _            | 33.0<br>19.0 | x ck<br>i ck                | ns       |

Table 2-19. ESSI Timings at 100 MHz (Continued)

| No. | Characteristics <sup>1, 2, 3</sup>                                      | Symbol | Expression              | Min         | Max          | Condi-<br>tion <sup>4</sup> | Unit |
|-----|-------------------------------------------------------------------------|--------|-------------------------|-------------|--------------|-----------------------------|------|
| 450 | TXC rising edge to FST out (wl) high                                    | _      |                         | _           | 30.0<br>16.0 | x ck<br>i ck                | ns   |
| 451 | TXC rising edge to FST out (wl) low                                     | _      | 1                       | 1 1         | 31.0<br>17.0 | x ck<br>i ck                | ns   |
| 452 | TXC rising edge to data out enable from high impedance                  | _      | ı                       |             | 31.0<br>17.0 | x ck<br>i ck                | ns   |
| 453 | TXC rising edge to Transmitter #0 drive enable assertion                | _      | ı                       | _           | 34.0<br>20.0 | x ck<br>i ck                | ns   |
| 454 | TXC rising edge to data out valid                                       | _      | $35 + 0.5 \times T_{C}$ | _           | 40.0<br>21.0 | x ck<br>i ck                | ns   |
| 455 | TXC rising edge to data out high impedance <sup>7</sup>                 | _      | _                       | _           | 31.0<br>16.0 | x ck<br>i ck                | ns   |
| 456 | TXC rising edge to Transmitter #0 drive enable deassertion <sup>7</sup> | _      | _                       | _           | 34.0<br>20.0 | x ck<br>i ck                | ns   |
| 457 | FST input (bl, wr) setup time before TXC falling edge <sup>6</sup>      | _      | _                       | 2.0<br>21.0 | _            | x ck<br>i ck                | ns   |
| 458 | FST input (wl) to data out enable from high impedance                   | _      | _                       | _           | 27.0         | _                           | ns   |
| 459 | FST input (wl) to Transmitter #0 drive enable assertion                 | _      | _                       | _           | 31.0         | _                           | ns   |
| 460 | FST input (wl) setup time before TXC falling edge                       | _      | _                       | 2.0<br>21.0 | _            | x ck<br>i ck                | ns   |
| 461 | FST input hold time after TXC falling edge                              | _      | _                       | 4.0<br>0.0  | _            | x ck<br>i ck                | ns   |
| 462 | Flag output valid after TXC rising edge                                 | _      | _                       | _           | 32.0<br>18.0 | x ck<br>i ck                | ns   |

**Notes:** 1.  $V_{CCQL} = 2.5 \text{ V} \pm 0.25 \text{ V}$ ;  $T_J = -40^{\circ}\text{C}$  to +100 °C,  $C_L = 50 \text{ pF}$ 

2. i ck = Internal Clock

x ck = External Clock

i ck a = Internal Clock, Asynchronous Mode

(Asynchronous implies that TXC and RXC are two different clocks)

i ck s = Internal Clock, Synchronous Mode

(Synchronous implies that TXC and RXC are the same clock)

3. bl = bit length

wl = word length

wr = word length relative

I. TXC (SCK Pin) = Transmit Clock

RXC (SC0 or SCK Pin) = Receive Clock

FST (SC2 Pin) = Transmit Frame Sync

FSR (SC1 or SC2 Pin) Receive Frame Sync

- 5. For the internal clock, the external clock cycle is defined by lcyc and the ESSI control register.
- 6. The word-relative frame sync signal waveform relative to the clock operates the same way as the bit-length frame sync signal waveform, but it spreads from one serial clock before first bit clock (same as Bit Length Frame Sync signal), until the one before last bit clock of the first word in frame.
- 7. Periodically sampled and not 100 per cent tested

**Table 2-8.** ESSI Timings at 160 MHz

|     | Table 2-0. 1001                                                      | <u> </u> |                                                           | 1            | 1            |                             | 1        |
|-----|----------------------------------------------------------------------|----------|-----------------------------------------------------------|--------------|--------------|-----------------------------|----------|
| No. | Characteristics <sup>1,2,3</sup>                                     | Symbol   | Expression                                                | Min          | Max          | Condi-<br>tion <sup>4</sup> | Unit     |
| 430 | Clock cycle <sup>5</sup>                                             | tssicc   | $\begin{array}{c} 8\times T_C \\ 6\times T_C \end{array}$ | 50.0<br>37.5 | _            | i ck<br>x ck                | ns       |
| 431 | Clock high period<br>For internal clock<br>For external clock        |          | $4 \times T_{C} - 10.0$ $3 \times T_{C}$                  | 15.0<br>18.8 | _<br>_       |                             | ns<br>ns |
| 432 | Clock low period<br>For internal clock<br>For external clock         |          | $4 \times T_{C} - 10.0$ $3 \times T_{C}$                  | 15.0<br>18.8 | _            |                             | ns<br>ns |
| 433 | RXC rising edge to FSR out (bl) high                                 |          |                                                           | _            | 37.0<br>22.0 | x ck<br>i ck a              | ns       |
| 434 | RXC rising edge to FSR out (bl) low                                  |          |                                                           | _            | 37.0<br>22.0 | x ck<br>i ck a              | ns       |
| 435 | RXC rising edge to FSR out (wr) high <sup>6</sup>                    |          |                                                           | _<br>_       | 39.0<br>24.0 | x ck<br>i ck a              | ns       |
| 436 | RXC rising edge to FSR out (wr) low <sup>6</sup>                     |          |                                                           | _            | 39.0<br>24.0 | x ck<br>i ck a              | ns       |
| 437 | RXC rising edge to FSR out (wl) high                                 |          |                                                           | _            | 36.0<br>21.0 | x ck<br>i ck a              | ns       |
| 438 | RXC rising edge to FSR out (wl) low                                  |          |                                                           | _            | 37.0<br>22.0 | x ck<br>i ck a              | ns       |
| 439 | Data in setup time before RXC (SCK in Synchronous mode) falling edge |          |                                                           | 0.0<br>19.0  | _            | x ck<br>i ck                | ns       |
| 440 | Data in hold time after RXC falling edge                             |          |                                                           | 5.0<br>3.0   | _            | x ck<br>i ck                | ns       |
| 441 | FSR input (bl, wr) high before RXC falling edge <sup>6</sup>         |          |                                                           | 1.0<br>6.0   | _            | x ck<br>i ck a              | ns       |
| 442 | FSR input (wl) high before RXC falling edge                          |          |                                                           | 1.0<br>6.0   | _            | x ck<br>i ck a              | ns       |
| 443 | FSR input hold time after RXC falling edge                           |          |                                                           | 3.0<br>0.0   | _            | x ck<br>i ck a              | ns       |
| 444 | Flags input setup before RXC falling edge                            |          |                                                           | 0.0<br>19.0  | _            | x ck<br>i ck s              | ns       |
| 445 | Flags input hold time after RXC falling edge                         |          |                                                           | 6.0<br>0.0   | _            | x ck<br>i ck s              | ns       |
| 446 | TXC rising edge to FST out (bl) high                                 |          |                                                           | _            | 29.0<br>15.0 | x ck<br>i ck                | ns       |
| 447 | TXC rising edge to FST out (bl) low                                  |          |                                                           | _            | 31.0<br>17.0 | x ck<br>i ck                | ns       |
| 448 | TXC rising edge to FST out (wr) high <sup>6</sup>                    |          |                                                           | _            | 31.0<br>17.0 | x ck<br>i ck                | ns       |
| 449 | TXC rising edge to FST out (wr) low <sup>6</sup>                     |          |                                                           | _            | 33.0<br>19.0 | x ck<br>i ck                | ns       |
| 450 | TXC rising edge to FST out (wl) high                                 |          |                                                           | _            | 30.0<br>16.0 | x ck<br>i ck                | ns       |
| 451 | TXC rising edge to FST out (wl) low                                  |          |                                                           | _            | 31.0<br>17.0 | x ck<br>i ck                | ns       |
|     | 1                                                                    |          |                                                           |              |              |                             |          |

Table 2-8. ESSI Timings at 160 MHz (Continued)

| No. | Characteristics <sup>1,2,3</sup>                                        | Symbol | Expression              | Min         | Max          | Condi-<br>tion <sup>4</sup> | Unit |
|-----|-------------------------------------------------------------------------|--------|-------------------------|-------------|--------------|-----------------------------|------|
| 452 | TXC rising edge to data out enable from high impedance                  |        |                         | _<br>_      | 31.0<br>17.0 | x ck<br>i ck                | ns   |
| 453 | TXC rising edge to Transmitter #0 drive enable assertion                |        |                         | _<br>_      | 34.0<br>20.0 | x ck<br>i ck                | ns   |
| 454 | TXC rising edge to data out valid                                       |        | $35 + 0.5 \times T_{C}$ | _           | 38.1<br>21.0 | x ck<br>i ck                | ns   |
| 455 | TXC rising edge to data out high impedance <sup>7</sup>                 |        |                         | _           | 31.0<br>16.0 | x ck<br>i ck                | ns   |
| 456 | TXC rising edge to Transmitter #0 drive enable deassertion <sup>7</sup> |        |                         | _           | 34.0<br>20.0 | x ck<br>i ck                | ns   |
| 457 | FST input (bl, wr) setup time before TXC falling edge <sup>6</sup>      |        |                         | 2.0<br>21.0 | _            | x ck<br>i ck                | ns   |
| 458 | FST input (wl) to data out enable from high impedance                   |        |                         |             | 27.0         |                             | ns   |
| 459 | FST input (wl) to Transmitter #0 drive enable assertion                 |        |                         | _           | 31.0         | _                           | ns   |
| 460 | FST input (wl) setup time before TXC falling edge                       |        |                         | 2.0<br>21.0 | _            | x ck<br>i ck                | ns   |
| 461 | FST input hold time after TXC falling edge                              |        |                         | 4.0<br>0.0  | _            | x ck<br>i ck                | ns   |
| 462 | Flag output valid after TXC rising edge                                 |        |                         | _           | 32.0<br>18.0 | x ck<br>i ck                | ns   |

- 1.  $V_{CCQL} = 2.5 \text{ V} \pm 0.25 \text{ V}$ ;  $T_{J} = -40 ^{\circ}\text{C}$  to  $+100 ^{\circ}\text{C}$ ,  $C_{L} = 50 \text{ pF}$
- 2. i ck = Internal Clock
  - x ck = External Clock

i ck a = Internal Clock, Asynchronous Mode

(Asynchronous implies that TXC and RXC are two different clocks)

i ck s = Internal Clock, Synchronous Mode

(Synchronous implies that TXC and RXC are the same clock)

- 3. bl = bit length
  - wl = word length
  - wr = word length relative
- 4. TXC (SCK Pin) = Transmit Clock
  - RXC (SC0 or SCK Pin) = Receive Clock
  - FST (SC2 Pin) = Transmit Frame Sync
  - FSR (SC1 or SC2 Pin) Receive Frame Sync
- For the internal clock, the external clock cycle is defined by I<sub>CYC</sub> and the ESSI Control Register (SSICR).
- **6.** The word-relative frame sync signal waveform relative to the clock operates in the same manner as the bit-length frame sync signal waveform, but it spreads from one serial clock before first bit clock (same as Bit Length Frame Sync signal), until the one before last bit clock of the first word in frame.
- 7. Periodically sampled and not 100 per cent tested



**Note:** In Network mode, output flag transitions can occur at the start of each time slot within the frame. In Normal mode, the output flag state is asserted for the entire frame period.

Figure 2-1. ESSI Transmitter Timing



Figure 2-2. ESSI Receiver Timing

# 2.5.9 Timer Timing

Table 2-1. Timer Timings

| No.   | Characteristics                                                                                                                                                               | Expression                                            | 100      | MHz      | 160   | MHz | Unit |  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------|----------|-------|-----|------|--|
| NO.   | Cital acteristics                                                                                                                                                             | Expression                                            | Min      | Max      | Min   | Max | Oill |  |
| 480   | TIO Low                                                                                                                                                                       | $2 \times T_C + 2.0$                                  | 22.0     | _        | 14.5  | _   | ns   |  |
| 481   | TIO High                                                                                                                                                                      | 2×T <sub>C</sub> +2.0                                 | 22.0     | _        | 14.5  | _   | ns   |  |
| 482   | Timer set-up time from TIO (Input) assertion to CLKOUT rising edge                                                                                                            |                                                       | 9.0      | 10.0     |       |     |      |  |
| 483   | Synchronous timer delay time from CLKOUT rising edge to the external memory access address out valid caused by first interrupt instruction execution                          | 10.25 × T <sub>C</sub> + 1.0                          | 103.5    | _        |       |     |      |  |
| 484   | CLKOUT rising edge to TIO (Output) assertion Minimum Maximum                                                                                                                  | $0.5 \times T_{C} + 0.5$<br>$0.5 \times T_{C} + 19.8$ | 5.5<br>— | <br>24.8 |       |     |      |  |
| 486   | Synchronous delay time from Timer input rising edge to the external memory address out valid caused by the first interrupt instruction execution                              | 10.25 × T <sub>C</sub> + 10.0                         | 112.5    | _        | 74.06 | _   | ns   |  |
| Note: | ote: $V_{CCQH} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{CC} = 1.8 \text{ V} \pm 0.1 \text{ V}; T_J = -40^{\circ}\text{C} \text{ to } +100 ^{\circ}\text{C}, C_L = 50 \text{ pF}$ |                                                       |          |          |       |     |      |  |



Figure 2-3. TIO Timer Event Input Restrictions



Figure 2-4. Timer Interrupt Generation



Figure 2-5. External Pulse Generation



Figure 2-6. Timer Interrupt Generation

# 2.5.10 CONSIDERATIONS FOR GPIO USE

# 2.5.10.1 Operating Frequency of 100 MHz or Less

Table 2-2. GPIO Timing

| No.   | Characteristics                                                                                                    | Expression                     | 100 MHz  Min Max  - 8.5 |     | Unit  |
|-------|--------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------|-----|-------|
| 140.  | Onaracteristics                                                                                                    | Expression                     | Min                     | Max | Oilit |
| 490   | CLKOUT edge to GPIO out valid (GPIO out delay time)                                                                |                                | _                       | 8.5 | ns    |
| 491   | CLKOUT edge to GPIO out not valid (GPIO out hold time)                                                             |                                | 0.0                     | _   | ns    |
| 492   | GPIO In valid to CLKOUT edge (GPIO in set-up time)                                                                 |                                | 8.5                     | _   | ns    |
| 493   | CLKOUT edge to GPIO in not valid (GPIO in hold time)                                                               |                                | 0.0                     | _   | ns    |
| 494   | Fetch to CLKOUT edge before GPIO change                                                                            | Minimum: 6.75 × T <sub>C</sub> | 67.5                    | _   | ns    |
| Note: | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}; T_{J} = -40^{\circ}\text{C to } +100 \text{ °C}, C_{L} = 50 \text{ pF}$ |                                |                         |     |       |



Fetch the instruction MOVE X0,X:(R0); X0 contains the new value of GPIO and R0 contains the address of the GPIO data register.

Figure 2-7. GPIO Timing

#### 2.5.10.2 With an Operating Frequency above 100 MHz

The following considerations can be helpful when GPIO is used for output or input with an operating frequency above 100 MHz (that is, when CLKOUT is not available).

- GPIO as Output:
  - The time from fetch of the instruction that changes the GPIO pin to the actual change is seven core clock cycles. This is true, assuming that the instruction is a one-cycle instruction and that there are no pipeline stalls or any other pipeline delays.
  - The maximum rise or fall time of a GPIO pin is 13 ns (TTL levels, assuming that the maximum of 50 pF load limit is met).
- *GPIO as Input*—GPIO inputs are not synchronized with the core clock. When only one GPIO bit is polled, this lack of synchronization presents no problem, since the read value can be either the previous value or the new value of the corresponding GPIO pin. However, there is the risk of reading an intermediate state if:
  - Two or more GPIO bits are treated as a coupled group (for example, four possible status states encoded in two bits).
  - The read operation occurs during a simultaneous change of GPIO pins (for example, the change of 00 to 11 may happen through an intermediate state of 01 or 10).

Therefore, when GPIO bits are read, the recommended practice is to poll continuously until two consecutive read operations have identical results.

# 2.5.11 JTAG Timing

Table 2-3. JTAG Timing

| N      | Characteristics                                                                                                                      | All freq                   | uencies | 11!    |
|--------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------|--------|
| No.    | Characteristics                                                                                                                      | Min                        | Max     | - Unit |
| 500    | TCK frequency of operation (1/(T <sub>C</sub> × 3); maximum 22 MHz)                                                                  | 0.0                        | 22.0    | MHz    |
| 501    | TCK cycle time in Crystal mode                                                                                                       | 45.0                       | _       | ns     |
| 502    | TCK clock pulse width measured at 1.5 V                                                                                              | 20.0                       | _       | ns     |
| 503    | TCK rise and fall times                                                                                                              | 0.0                        | 3.0     | ns     |
| 504    | Boundary scan input data setup time                                                                                                  | 5.0                        | _       | ns     |
| 505    | Boundary scan input data hold time                                                                                                   | 24.0                       | _       | ns     |
| 506    | TCK low to output data valid                                                                                                         | 0.0                        | 40.0    | ns     |
| 507    | TCK low to output high impedance                                                                                                     | 0.0                        | 40.0    | ns     |
| 508    | TMS, TDI data setup time                                                                                                             | 5.0                        | _       | ns     |
| 509    | TMS, TDI data hold time                                                                                                              | 25.0                       | _       | ns     |
| 510    | TCK low to TDO data valid                                                                                                            | 0.0                        | 44.0    | ns     |
| 511    | TCK low to TDO high impedance                                                                                                        | 0.0                        | 44.0    | ns     |
| 512    | TRST assert time                                                                                                                     | 100.0                      | _       | ns     |
| 513    | TRST setup time to TCK low                                                                                                           | 40.0                       | _       | ns     |
| Notes: | 1. $V_{CCQH} = 3.3 \text{ V} \pm 0.3 \text{ V}$ , $V_{CC} = 1.8 \text{ V} \pm 0.1 \text{ V}$ ; $T_J = -40^{\circ}\text{C}$ to +100 ° | °C, C <sub>L</sub> = 50 pF | =       | ı      |

2. All timings apply to OnCE module data transfers because it uses the JTAG port as an interface.



Figure 2-8. Test Clock Input Timing Diagram



Figure 2-9. Boundary Scan (JTAG) Timing Diagram



Figure 2-10. Test Access Port Timing Diagram



Figure 2-11. TRST Timing Diagram

# 2.5.12 OnCE Module TimIng

Table 2-4. OnCE Module Timing

| No.   | Characteristics                                                                                                                                                                 | Expression                | Min  | Max  | Unit |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|------|------|--|--|--|
| 500   | TCK frequency of operation                                                                                                                                                      | Max 22.0 MHz              | 0.0  | 22.0 | MHz  |  |  |  |
| 514   | DE assertion time in order to enter Debug mode                                                                                                                                  | $1.5 \times T_{C} + 10.0$ | 20.0 | _    | ns   |  |  |  |
| 515   | Response time when DSP56L307 is executing NOP instructions from internal memory                                                                                                 | $5.5 \times T_{C} + 30.0$ | _    | 67.0 | ns   |  |  |  |
| 516   | Debug acknowledge assertion time                                                                                                                                                | $3 \times T_C + 5.0$      | 25.0 | _    | ns   |  |  |  |
| Note: | Note: $V_{CCQH} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{CC} = 1.8 \text{ V} \pm 0.1 \text{ V}; T_J = -40 ^{\circ}\text{C} \text{ to } +100 ^{\circ}\text{C}, C_L = 50 \text{ pF}$ |                           |      |      |      |  |  |  |



Figure 2-12. OnCE—Debug Request

### **AC Electrical Characteristics**

## Chapter 3

Packaging

# 3.1 Pin-Out and Package Information

This section includes diagrams of the DSP56L307 package pin-outs and tables showing how the signals described in **Chapter 1** are allocated for the package. The DSP56L307 is available in a 196-pin Molded Array Process-Ball Grid Array (MAP-BGA) package.

# 3.2 MAP-BGA Package Description

Top and bottom views of the MAP-BGA package are shown in **Figure 3-1** and **Figure 3-2** with their pin-outs.



Figure 3-1. DSP56L307 MAP-BGA Package, Top View



Figure 3-2. DSP56L307 MAP-BGA Package, Bottom View

Table 3-1. Signal List by Ball Number

| Ball<br>No. | Signal Name                  | Ball<br>No. | Signal Name       | Ball<br>No. | Signal Name      |
|-------------|------------------------------|-------------|-------------------|-------------|------------------|
| A1          | Not Connected (NC), reserved | B12         | D8                | D9          | GND              |
| A2          | SC11 or PD1                  | B13         | D5                | D10         | GND              |
| АЗ          | TMS                          | B14         | NC                | D11         | GND              |
| A4          | TDO                          | C1          | SC02 or PC2       | D12         | D1               |
| A5          | MODB/IRQB                    | C2          | STD1 or PD5       | D13         | D2               |
| A6          | D23                          | C3          | тск               | D14         | V <sub>CCD</sub> |
| A7          | V <sub>CCD</sub>             | C4          | MODA/IRQA         | E1          | STD0 or PC5      |
| A8          | D19                          | C5          | MODC/IRQC         | E2          | V <sub>CCS</sub> |
| A9          | D16                          | C6          | D22               | E3          | SRD0 or PC4      |
| A10         | D14                          | C7          | V <sub>CCQL</sub> | E4          | GND              |
| A11         | D11                          | C8          | D18               | E5          | GND              |
| A12         | D9                           | C9          | V <sub>CCD</sub>  | E6          | GND              |
| A13         | D7                           | C10         | D12               | E7          | GND              |
| A14         | NC                           | C11         | V <sub>CCD</sub>  | E8          | GND              |
| B1          | SRD1 or PD4                  | C12         | D6                | E9          | GND              |
| B2          | SC12 or PD2                  | C13         | D3                | E10         | GND              |
| В3          | TDI                          | C14         | D4                | E11         | GND              |
| B4          | TRST                         | D1          | PINIT/NMI         | E12         | A17              |
| B5          | MODD/IRQD                    | D2          | SC01 or PC1       | E13         | A16              |
| В6          | D21                          | D3          | DE                | E14         | D0               |
| В7          | D20                          | D4          | GND               | F1          | RXD or PE0       |
| B8          | D17                          | D5          | GND               | F2          | SC10 or PD0      |
| В9          | D15                          | D6          | GND               | F3          | SC00 or PC0      |
| B10         | D13                          | D7          | GND               | F4          | GND              |
| B11         | D10                          | D8          | GND               | F5          | GND              |

Table 3-1. Signal List by Ball Number

| Ball<br>No. | Signal Name       | Ball<br>No. | Signal Name                      | Ball<br>No. | Signal Name                      |
|-------------|-------------------|-------------|----------------------------------|-------------|----------------------------------|
| F6          | GND               | НЗ          | SCK0 or PC3                      | J14         | A9                               |
| F7          | GND               | H4          | GND                              | K1          | V <sub>CCS</sub>                 |
| F8          | GND               | H5          | GND                              | K2          | HREQ/HREQ,<br>HTRQ/HTRQ, or PB14 |
| F9          | GND               | H6          | GND                              | K3          | TIO2                             |
| F10         | GND               | H7          | GND                              | K4          | GND                              |
| F11         | GND               | Н8          | GND                              | K5          | GND                              |
| F12         | V <sub>CCQH</sub> | H9          | GND                              | K6          | GND                              |
| F13         | A14               | H10         | GND                              | K7          | GND                              |
| F14         | A15               | H11         | GND                              | K8          | GND                              |
| G1          | SCK1 or PD3       | H12         | V <sub>CCA</sub>                 | K9          | GND                              |
| G2          | SCLK or PE2       | H13         | A10                              | K10         | GND                              |
| G3          | TXD or PE1        | H14         | A11                              | K11         | GND                              |
| G4          | GND               | J1          | HACK/HACK,<br>HRRQ/HRRQ, or PB15 | K12         | V <sub>CCA</sub>                 |
| G5          | GND               | J2          | HRW, HRD/HRD, or PB11            | K13         | A5                               |
| G6          | GND               | J3          | HDS/HDS, HWR/HWR, or PB12        | K14         | A6                               |
| G7          | GND               | J4          | GND                              | L1          | HCS/HCS, HA10, or PB13           |
| G8          | GND               | J5          | GND                              | L2          | TIO1                             |
| G9          | GND               | J6          | GND                              | L3          | TIO0                             |
| G10         | GND               | J7          | GND                              | L4          | GND                              |
| G11         | GND               | J8          | GND                              | L5          | GND                              |
| G12         | A13               | J9          | GND                              | L6          | GND                              |
| G13         | V <sub>CCQL</sub> | J10         | GND                              | L7          | GND                              |
| G14         | A12               | J11         | GND                              | L8          | GND                              |
| H1          | V <sub>CCQH</sub> | J12         | A8                               | L9          | GND                              |
| H2          | V <sub>CCQL</sub> | J13         | A7                               | L10         | GND                              |

Table 3-1. Signal List by Ball Number

| Ball<br>No. | Signal Name          | Ball<br>No. | Signal Name       | Ball<br>No. | Signal Name       |
|-------------|----------------------|-------------|-------------------|-------------|-------------------|
| L11         | GND                  | M13         | A1                | P1          | NC                |
| L12         | V <sub>CCA</sub>     | M14         | A2                | P2          | H5, HAD5, or PB5  |
| L13         | A3                   | N1          | H6, HAD6, or PB6  | P3          | H3, HAD3, or PB3  |
| L14         | A4                   | N2          | H7, HAD7, or PB7  | P4          | H1, HAD1, or PB1  |
| M1          | HA1, HA8, or PB9     | N3          | H4, HAD4, or PB4  | P5          | PCAP              |
| M2          | HA2, HA9, or PB10    | N4          | H2, HAD2, or PB2  | P6          | GND <sub>P1</sub> |
| М3          | HA0, HAS/HAS, or PB8 | N5          | RESET             | P7          | AA2/RAS2          |
| M4          | V <sub>CCH</sub>     | N6          | GND <sub>P</sub>  | P8          | XTAL              |
| M5          | H0, HAD0, or PB0     | N7          | AA3/RAS3          | P9          | V <sub>CCC</sub>  |
| M6          | V <sub>CCP</sub>     | N8          | CAS               | P10         | TA                |
| M7          | V <sub>CCQH</sub>    | N9          | V <sub>CCQL</sub> | P11         | BB                |
| M8          | EXTAL                | N10         | BCLK <sup>2</sup> | P12         | AA1/RAS1          |
| M9          | CLKOUT <sup>2</sup>  | N11         | BR                | P13         | BG                |
| M10         | BCLK <sup>2</sup>    | N12         | V <sub>CCC</sub>  | P14         | NC                |
| M11         | WR                   | N13         | AA0/RAS0          |             |                   |
| M12         | RD                   | N14         | A0                |             |                   |

Notes:

- 1. Signal names are based on configured functionality. Most connections <u>supply</u> a single signal. Some connections provide a <u>signal</u> with dual functionality, such as the MODx/IRQx pins that select an operating mode after <u>RESET</u> is deasserted but act as interrupt lines during operation. Some signals have configurable polarity; these names are shown with and without overbars, such as <u>HAS/HAS</u>. Some connections have two or more configurable functions; names assigned to these connections indicate the function for a specific configuration. For example, connection N2 is data line H7 in non-multiplexed bus mode, data/address line HAD7 in multiplexed bus mode, or GPIO line PB7 when the GPIO function is enabled for this pin. Most of the GND pins are connected internally in the center of the connection array and act as heat sink for the chip. Therefore, except for GND<sub>P</sub> and GND<sub>P1</sub> that support the PLL, other GND signals do not support individual subsystems in the chip.
- CLKOUT, BCLK, and BCLK are available only if the operating frequency is ≤ 100 MHz.

Table 3-2. Signal List by Signal Name

| Signal Name | Ball<br>No. | Signal Name | Ball<br>No. | Signal Name | Ball<br>No. |
|-------------|-------------|-------------|-------------|-------------|-------------|
| A0          | N14         | BR          | N11         | D9          | A12         |
| A1          | M13         | CAS         | N8          | DE          | D3          |
| A10         | H13         | CLKOUT      | M9          | EXTAL       | M8          |
| A11         | H14         | D0          | E14         | GND         | D4          |
| A12         | G14         | D1          | D12         | GND         | D5          |
| A13         | G12         | D10         | B11         | GND         | D6          |
| A14         | F13         | D11         | A11         | GND         | D7          |
| A15         | F14         | D12         | C10         | GND         | D8          |
| A16         | E13         | D13         | B10         | GND         | D9          |
| A17         | E12         | D14         | A10         | GND         | D10         |
| A2          | M14         | D15         | В9          | GND         | D11         |
| A3          | L13         | D16         | A9          | GND         | E4          |
| A4          | L14         | D17         | B8          | GND         | E5          |
| A5          | K13         | D18         | C8          | GND         | E6          |
| A6          | K14         | D19         | A8          | GND         | E7          |
| A7          | J13         | D2          | D13         | GND         | E8          |
| A8          | J12         | D20         | B7          | GND         | E9          |
| A9          | J14         | D21         | В6          | GND         | E10         |
| AA0         | N13         | D22         | C6          | GND         | E11         |
| AA1         | P12         | D23         | A6          | GND         | F4          |
| AA2         | P7          | D3          | C13         | GND         | F5          |
| AA3         | N7          | D4          | C14         | GND         | F6          |
| BB          | P11         | D5          | B13         | GND         | F7          |
| BCLK        | M10         | D6          | C12         | GND         | F8          |
| BCLK        | N10         | D7          | A13         | GND         | F9          |
| BG          | P13         | D8          | B12         | GND         | F10         |

Table 3-2. Signal List by Signal Name

| Signal Name | Ball<br>No. | Signal Name       | Ball<br>No. | Signal Name | Ball<br>No. |
|-------------|-------------|-------------------|-------------|-------------|-------------|
| GND         | F11         | GND               | K4          | H7          | N2          |
| GND         | G4          | GND               | K5          | HA0         | М3          |
| GND         | G5          | GND               | K6          | HA1         | M1          |
| GND         | G6          | GND               | K7          | HA10        | L1          |
| GND         | G7          | GND               | K8          | HA2         | M2          |
| GND         | G8          | GND               | K9          | HA8         | M1          |
| GND         | G9          | GND               | K10         | HA9         | M2          |
| GND         | G10         | GND               | K11         | HACK/HACK   | J1          |
| GND         | G11         | GND               | L4          | HAD0        | M5          |
| GND         | H4          | GND               | L5          | HAD1        | P4          |
| GND         | H5          | GND               | L6          | HAD2        | N4          |
| GND         | H6          | GND               | L7          | HAD3        | P3          |
| GND         | H7          | GND               | L8          | HAD4        | N3          |
| GND         | H8          | GND               | L9          | HAD5        | P2          |
| GND         | H9          | GND               | L10         | HAD6        | N1          |
| GND         | H10         | GND               | L11         | HAD7        | N2          |
| GND         | H11         | GND <sub>P</sub>  | N6          | HAS/HAS     | М3          |
| GND         | J4          | GND <sub>P1</sub> | P6          | HCS/HCS     | L1          |
| GND         | J5          | H0                | M5          | HDS/HDS     | J3          |
| GND         | J6          | H1                | P4          | HRD/HRD     | J2          |
| GND         | J7          | H2                | N4          | HREQ/HREQ   | K2          |
| GND         | J8          | H3                | Р3          | HRRQ/HRRQ   | J1          |
| GND         | J9          | H4                | N3          | HRW         | J2          |
| GND         | J10         | H5                | P2          | HTRQ/HTRQ   | K2          |
| GND         | J11         | H6                | N2          | HWR/HWR     | J3          |

Table 3-2. Signal List by Signal Name

| Signal Name | Ball<br>No. | Signal Name | Ball<br>No. | Signal Name       | Ball<br>No. |
|-------------|-------------|-------------|-------------|-------------------|-------------|
| ĪRQĀ        | C4          | PC3         | НЗ          | STD1              | C2          |
| ĪRQB        | A5          | PC4         | E3          | TA                | P10         |
| ĪRQC        | C5          | PC5         | E1          | TCK               | С3          |
| ĪRQD        | B5          | PCAP        | P5          | TDI               | В3          |
| MODA        | C4          | PD0         | F2          | TDO               | A4          |
| MODB        | A5          | PD1         | A2          | TIO0              | L3          |
| MODC        | C5          | PD2         | B2          | TIO1              | L2          |
| MODD        | B5          | PD3         | G1          | TIO2              | K3          |
| NC          | A1          | PD4         | B1          | TMS               | А3          |
| NC          | A14         | PD5         | C2          | TRST              | B4          |
| NC          | B14         | PE0         | F1          | TXD               | G3          |
| NC          | P1          | PE1         | G3          | V <sub>CCA</sub>  | H12         |
| NC          | P14         | PE2         | G2          | V <sub>CCA</sub>  | K12         |
| NMI         | D1          | PINIT       | D1          | V <sub>CCA</sub>  | L12         |
| PB0         | M5          | RAS0        | N13         | V <sub>CCC</sub>  | N12         |
| PB1         | P4          | RAS1        | P12         | V <sub>ccc</sub>  | P9          |
| PB10        | M2          | RAS2        | P7          | V <sub>CCD</sub>  | A7          |
| PB11        | J2          | RAS3        | N7          | V <sub>CCD</sub>  | C9          |
| PB12        | J3          | RD          | M12         | V <sub>CCD</sub>  | C11         |
| PB13        | L1          | RESET       | N5          | V <sub>CCD</sub>  | D14         |
| PB14        | K2          | RXD         | F1          | V <sub>CCH</sub>  | M4          |
| PB15        | J1          | SC00        | F3          | V <sub>CCP</sub>  | M6          |
| PB2         | N4          | SC01        | D2          | V <sub>CCQH</sub> | F12         |
| PB3         | P3          | SC02        | C1          | V <sub>CCQH</sub> | H1          |
| PB4         | N3          | SC10        | F2          | V <sub>CCQH</sub> | M7          |
| PB5         | P2          | SC11        | A2          | V <sub>CCQL</sub> | C7          |
| PB6         | N1          | SC12        | B2          | V <sub>CCQL</sub> | G13         |
| PB7         | N2          | SCK0        | Н3          | V <sub>CCQL</sub> | H2          |
| PB8         | МЗ          | SCK1        | G1          | V <sub>CCQL</sub> | N9          |
| PB9         | M1          | SCLK        | G2          | V <sub>CCS</sub>  | E2          |
| PC0         | F3          | SRD0        | E3          | V <sub>CCS</sub>  | K1          |
| PC1         | D2          | SRD1        | B1          | WR                | M11         |
| PC2         | C1          | STD0        | E1          | XTAL              | P8          |

## 3.3 MAP-BGA Package Mechanical Drawing



DATE 07/28/98

Figure 3-3. DSP56L307 Mechanical Information, 196-pin MAP-BGA Package

**ISSUE O** 

### Chapter 4

Design Considerations

## 4.1 Thermal Design Considerations

An estimate of the chip junction temperature,  $T_J$ , in  ${}^{\circ}C$  can be obtained from this equation:

**Equation 1:** 
$$T_J = T_A + (P_D \times R_{\theta JA})$$

Where:

 $T_A$  = ambient temperature  $^{\circ}C$ 

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance °C/W

P<sub>D</sub> = power dissipation in package

Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance, as in this equation:

**Equation 2:**  $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

Where:

 $\begin{array}{lll} R_{\theta JA} & = & package\ junction\mbox{-}to\mbox{-}ambient\ thermal\ resistance\ ^{\circ}C/W \\ R_{\theta JC} & = & package\ junction\mbox{-}to\mbox{-}case\ thermal\ resistance\ ^{\circ}C/W \\ R_{\theta CA} & = & package\ case\mbox{-}to\mbox{-}ambient\ thermal\ resistance\ ^{\circ}C/W \\ \end{array}$ 

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}.$  For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board (PCB) or otherwise change the thermal dissipation capability of the area surrounding the device on a PCB. This model is most useful for ceramic packages with heat sinks; some 90 percent of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system-level thermal simulation tool.

The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimates obtained from  $R_{\theta JA}$  do not satisfactorily answer whether the thermal performance is adequate, a system-level model may be appropriate.

#### **Electrical Design Considerations**

A complicating factor is the existence of three common ways to determine the junction-to-case thermal resistance in plastic packages.

- To minimize temperature variation across the surface, the thermal resistance is measured from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink.
- To define a value approximately equal to a junction-to-board thermal resistance, the thermal resistance is measured from the junction to the point at which the leads attach to the case.
- If the temperature of the package case (T<sub>T</sub>) is determined by a thermocouple, thermal resistance is computed from the value obtained by the equation (T<sub>J</sub> - T<sub>T</sub>)/P<sub>D</sub>.

As noted earlier, the junction-to-case thermal resistances quoted in this data sheet are determined using the first definition. From a practical standpoint, that value is also suitable to determine the junction temperature from a case thermocouple reading in forced convection environments. In natural convection, the use of the junction-to-case thermal resistance to estimate junction temperature from a thermocouple reading on the case of the package will yield an estimate of a junction temperature slightly higher than actual temperature. Hence, the new thermal metric, thermal characterization parameter or  $\Psi_{JT}$ , has been defined to be  $(T_J - T_T)/P_D$ . This value gives a better estimate of the junction temperature in natural convection when the surface temperature of the package is used. Remember that surface temperature readings of packages are subject to significant errors caused by inadequate attachment of the sensor to the surface and to errors caused by heat loss to the sensor. The recommended technique is to attach a 40-gauge thermocouple wire and bead to the top center of the package with thermally conductive epoxy.

## 4.2 Electrical Design Considerations

#### CAUTION

This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or V<sub>CC</sub>).

Use the following list of recommendations to ensure correct DSP operation.

- Provide a low-impedance path from the board power supply to each V<sub>CC</sub> pin on the DSP and from the board ground to each GND pin.
- Use at least six 0.01– $0.1 \,\mu\text{F}$  bypass capacitors positioned as close as possible to the four sides of the package to connect the  $V_{CC}$  power source to GND.
- Ensure that capacitor leads and associated printed circuit traces that connect to the chip V<sub>CC</sub> and GND pins are less than 0.5 inch per capacitor lead.
- Use at least a four-layer PCB with two inner layers for V<sub>CC</sub> and GND.
- Because the DSP output signals have fast rise and fall times, PCB trace lengths should be minimal.
   This recommendation particularly applies to the address and data buses as well as the IRQA, IRQB,
   IRQC, IRQD, TA, and BG pins. Maximum PCB trace lengths on the order of 6 inches are recommended.
- Consider all device loads as well as parasitic capacitance due to PCB traces when you calculate
  capacitance. This is especially critical in systems with higher capacitive loads that could create higher
  transient currents in the V<sub>CC</sub> and GND circuits.
- All inputs must be terminated (that is, not allowed to float) by CMOS levels except for the three pins with internal pull-up resistors (TRST, TMS, DE).
- Take special care to minimize noise levels on the V<sub>CCP</sub>, GND<sub>P</sub>, and GND<sub>P1</sub> pins.
- The following pins must be asserted during power-up:  $\overline{\text{RESET}}$  and  $\overline{\text{TRST}}$ . A stable EXTAL signal should be supplied before deassertion of  $\overline{\text{RESET}}$ . If the  $V_{CC}$  reaches the required level before EXTAL is stable or other "required  $\overline{\text{RESET}}$  duration" conditions are met (see **Table 2-7**), the device circuitry can be in an uninitialized state that may result in significant power consumption and heat-up. Designs should minimize this condition to the shortest possible duration.
- Ensure that during power-up, and throughout the DSP56L307 operation, V<sub>CCQH</sub> is always higher or
  equal to the V<sub>CC</sub> voltage level.
- If multiple DSP devices are on the same board, check for cross-talk or excessive spikes on the supplies due to synchronous operation of the devices.
- The Port A data bus (D[0–23]), HI08, ESSI0, ESSI1, SCI, and timers all use internal keepers to maintain the last output value even when the internal signal is tri-stated. Typically, no pull-up or pull-down resistors should be used with these signal lines. However, if the DSP is connected to a device that requires pull-up resistors (such as an MPC8260), the recommended resistor value is  $10~\rm K\Omega$  or less. If more than one DSP must be connected in parallel to the other device, the pull-up resistor value requirement changes as follows:
  - 2 DSPs = 7 KΩ or less
  - 3 DSPs = 4 KΩ or less
  - 4 DSPs = 3 K $\Omega$  or less
  - 5 DSPs = 2 KΩ or less
  - 6 DSPs = 1.5 KΩ or less

## 4.3 Power Consumption Considerations

Power dissipation is a key issue in portable DSP applications. Some of the factors affecting current consumption are described in this section. Most of the current consumed by CMOS devices is alternating current (ac), which is charging and discharging the capacitances of the pins and internal nodes.

Current consumption is described by this formula:

#### **Equation 3:** $I = C \times V \times f$

#### Where:

C = node/pin capacitance

V = voltage swing

f = frequency of node/pin toggle

#### Example 4-1. Current Consumption

For a Port A address pin loaded with 50 pF capacitance, operating at 3.3 V, with a 66 MHz clock, toggling at its maximum possible rate (33 MHz), the current consumption is expressed in **Equation 4**.

## **Equation 4:** $I = 50 \times 10^{-12} \times 3.3 \times 33 \times 10^{6} = 5.48 \text{ mA}$

The maximum internal current ( $I_{CCI}$ max) value reflects the typical possible switching of the internal buses on best-case operation conditions—not necessarily a real application case. The typical internal current ( $I_{CCItyp}$ ) value reflects the average switching of the internal buses on typical operating conditions.

Perform the following steps for applications that require very low current consumption:

- 1. Set the EBD bit when you are not accessing external memory.
- 2. Minimize external memory accesses, and use internal memory accesses.
- 3. Minimize the number of pins that are switching.
- 4. Minimize the capacitive load on the pins.
- 5. Connect the unused inputs to pull-up or pull-down resistors.
- 6. Disable unused peripherals.
- 7. Disable unused pin activity (for example, CLKOUT, XTAL).

One way to evaluate power consumption is to use a current-per-MIPS measurement methodology to minimize specific board effects (that is, to compensate for measured board current not caused by the DSP). A benchmark power consumption test algorithm is listed in **Appendix A**. Use the test algorithm, specific test current measurements, and the following equation to derive the current-per-MIPS value.

**Equation 5:** 
$$I/MIPS = I/MHz = (I_{typF2} - I_{typF1})/(F2 - F1)$$

#### Where:

 $I_{typF2}$  = current at F2  $I_{typF1}$  = current at F1

F2 = high frequency (any specified operating frequency)

F1 = low frequency (any specified operating frequency lower than F2)

**Note:** F1 should be significantly less than F2. For example, F2 could be 66 MHz and F1 could be 33 MHz. The degree of difference between F1 and F2 determines the amount of precision with which the current rating can be determined for an application.

## 4.4 PLL Performance Issues

The following explanations should be considered as general observations on expected PLL behavior. There is no test that replicates these exact numbers. These observations were measured on a limited number of parts and were not verified over the entire temperature and voltage ranges.

## 4.4.1 Phase Skew Performance

The phase skew of the PLL is defined as the time difference between the falling edges of EXTAL and CLKOUT for a given capacitive load on CLKOUT, over the entire process, temperature and voltage ranges. As defined in **Figure 2-2**, *External Clock Timing*, on page 2-5 for input frequencies greater than 15 MHz and the MF  $\leq$  4, this skew is greater than or equal to 0.0 ns and less than 1.8 ns; otherwise, this skew is not guaranteed. However, for MF < 10 and input frequencies greater than 10 MHz, this skew is between -1.4 ns and +3.2 ns.

### 4.4.2 Phase Jitter Performance

The phase jitter of the PLL is defined as the variations in the skew between the falling edges of EXTAL and CLKOUT for a given device in specific temperature, voltage, input frequency, MF, and capacitive load on CLKOUT. These variations are a result of the PLL locking mechanism. For input frequencies greater than 15 MHz and MF  $\leq$  4, this jitter is less than  $\pm$ 0.6 ns; otherwise, this jitter is not guaranteed. However, for MF < 10 and input frequencies greater than 10 MHz, this jitter is less than  $\pm$ 2 ns.

## 4.4.3 Frequency Jitter Performance

The frequency jitter of the PLL is defined as the variation of the frequency of CLKOUT. For small MF (MF < 10) this jitter is smaller than 0.5 percent. For mid-range MF (10 < MF < 500) this jitter is between 0.5 percent and approximately 2 percent. For large MF (MF > 500), the frequency jitter is 2–3 percent.

## 4.5 Input (EXTAL) Jitter Requirements

The allowed jitter on the frequency of EXTAL is 0.5 percent. If the rate of change of the frequency of EXTAL is slow (that is, it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (that is, it does not stay at an extreme value for a long time), then the allowed jitter can be 2 percent. The phase and frequency jitter performance results are valid only if the input jitter is less than the prescribed values.

Input (EXTAL) Jitter Requirements

### Appendix A

Power Consumption Benchmark

The following benchmark program evaluates DSP56L307 power use in a test situation. It enables the PLL, disables the external clock, and uses repeated multiply-accumulate (MAC) instructions with a set of synthetic DSP application data to emulate intensive sustained DSP operation.

```
;* CHECKS Typical Power Consumption
200,55,0,0,0
       page
       nolist
I_VEC EQU $000000; Interrupt vectors for program debug only
START EQU $8000; MAIN (external) program starting address
INT_PROG EQU $100 ; INTERNAL program memory starting address
INT_XDAT EQU $0; INTERNAL X-data memory starting address
INT_YDAT EQU $0; INTERNAL Y-data memory starting address
       INCLUDE "ioequ.asm"
INCLUDE "intequ.asm"
       list.
       org
               P:START
;
       movep \#\$0243FF,x:M_BCR ;; BCR: Area 3 = 2 w.s (SRAM)
 Default: 2w.s (SRAM)
              #$0d0000,x:M_PCTL
                                       ; XTAL disable
                                       ; PLL enable
                                       ; CLKOUT disable
  Load the program
       move
               #INT_PROG,r0
               #PROG_START,r1
       move
               #(PROG_END-PROG_START),PLOAD_LOOP
       do
       move
               p:(r1)+,x0
               x0,p:(r0)+
       move
       nop
PLOAD LOOP
 Load the X-data
               #INT_XDAT,r0
       move
               #XDAT_START,r1
#(XDAT_END-XDAT_START),XLOAD_LOOP
       move
       do
       move
               p:(r1)+,x0
               x0,x:(r0)+
       move
XLOAD_LOOP
 Load the Y-data
               #INT_YDAT,r0
       move
       move
               #YDAT_START,r1
       do
               #(YDAT_END-YDAT_START),YLOAD_LOOP
       move
               p:(r1)+,x0
       move
               x0,y:(r0)+
YLOAD_LOOP
               INT_PROG
        jmp
PROG_START
       move
               #$0,r0
               #$0,r4
       move
               #$3f,m0
       move
               #$3f,m4
       move
```

clr

а

### **Power Consumption Benchmark**

```
clr
                b
                #$0,x0
        move
                #$0,x1
        move
        move
                #$0,y0
        move
                #$0,y1
                                ; ebd
        bset
                #4,omr
sbr
        dor
                #60,_end
                x0,y0,ax:(r0)+,x1
                                        y:(r4)+,y1
        mac
        mac
                x1,y1,ax:(r0)+,x0
                                        y:(r4)+,y0
        add
        mac
                x0,y0,ax:(r0)+,x1
        mac
                x1,y1,a
                                        y:(r4)+,y0
        move
                b1,x:$ff
_end
        bra
                sbr
        nop
        nop
        nop
        nop
PROG_END
        nop
        nop
XDAT_START
                x:0
        org
                $262EB9
        dc
        dc
                $86F2FE
                $E56A5F
        dc
                $616CAC
        dc
                $8FFD75
        dc
        dc
                $9210A
        dс
                $A06D7B
        dc
                $CEA798
        dc
                $8DFBF1
        dс
                $A063D6
        dc
                $6C6657
        dc
                $C2A544
        dc
                $A3662D
        dc
                $A4E762
        dc
                $84F0F3
        dc
                $E6F1B0
        dc
                $B3829
        dc
                $8BF7AE
        dc
                $63A94F
                $EF78DC
        dc
                $242DE5
        dc
                $A3E0BA
        dc
        dc
                $EBAB6B
                $8726C8
        dc
                $CA361
        dc
        dc
                $2F6E86
                $A57347
        dc
                $4BE774
        dc
                $8F349D
        dc
                $A1ED12
        dc
        dc
                $4BFCE3
                $EA26E0
        dc
                $CD7D99
        dc
                $4BA85E
        dc
        dс
                $27A43F
        dc
                $A8B10C
        dс
                $D3A55
        dс
                $25EC6A
        dc
                $2A255B
        dс
                $A5F1F8
        dc
                $2426D1
        dc
                $AE6536
        dc
                $CBBC37
        dc
                $6235A4
        dc
                $37F0D
        dc
                $63BEC2
        dc
                $A5E4D3
        dc
                $8CE810
        dc
                $3FF09
        dc
                $60E50E
                $CFFB2F
        dc
                $40753C
        dc
        dc
                $8262C5
                $CA641A
        dc
```

```
dc
                  $EB3B4B
$2DA928
         dc
         dc
                  $AB6641
                  $28A7E6
         dс
         dc
                  $4E2127
         dс
                  $482FD4
         dc
                  $7257D
         dc
                  $E53C72
         dc
                  $1A8C3
         dc
                  $E27540
XDAT_END
YDAT_START
                  y:0
         org
         dc
                  $5B6DA
         dc
                  $C3F70B
         dc
                  $6A39E8
         dc
                  $81E801
         dc
                  $C666A6
         dc
                  $46F8E7
                  $AAEC94
         dc
                  $24233D
         dc
                  $802732
         dc
         dc
dc
                  $2E3C83
                  $A43E00
$C2B639
$85A47E
         dc
         dc
                  $ABFDDF
$F3A2C
         dс
         dc
                  $2D7CF5
         dc
                  $E16A8A
         dс
         dс
                  $ECB8FB
         dc
                  $4BED18
         dс
                  $43F371
         dc
                  $83A556
         dc
                  $E1E9D7
         dс
                  $ACA2C4
         dc
                  $8135AD
         dc
                  $2CE0E2
         dc
                  $8F2C73
         dc
                  $432730
         dc
                  $A87FA9
         dc
                  $4A292E
         dc
                  $A63CCF
         dc
                  $6BA65C
         dc
                  $E06D65
         dc
                  $1AA3A
         dc
                  $A1B6EB
         dc
                  $48AC48
         dc
                  $EF7AE1
         dc
dc
                  $6E3006
                  $62F6C7
         dc
                  $6064F4
                 $87E41D
$CB2692
$2C3863
$C6BC60
$43A519
         dc
dc
         dс
         dc
         dc
         dc
                  $6139DE
                  $ADF7BF
         dc
                  $4B3E8C
         dс
                  $6079D5
         dс
         dc
                  $E0F5EA
         dc
                  $8230DB
         dс
                  $A3B778
         dc
                  $2BFE51
         dс
                  $E0A6B6
         dc
                  $68FFB7
         dc
                  $28F324
         dc
                  $8F2E8D
         dc
                  $667842
         dc
                  $83E053
         dc
                  $A1FD90
         dc
                  $6B2689
         dc
                  $85B68E
         dc
                  $622EAF
                  $6162BC
         dc
         dc
                  $E4A245
YDAT_END
```

```
EQUATES for DSP56L307 I/O registers and ports
         Last update: June 11 1995
 132,55,0,0,0
           page
          ident 1,0
 ;-----
           EQUATES for I/O Port Programming
 ;-----
           Register Addresses
;-----
           EQUATES for Host Interface
 ;-----
           Register Addresses
M_HCR EQU $FFFFC2 ; Host Control Register
M_HSR EQU $FFFFC3 ; Host Status Register
M_HPCR EQU $FFFFC4 ; Host Polarity Control Register
M_HBAR EQU $FFFFC5 ; Host Base Address Register
M_HRX EQU $FFFFC6 ; Host Receive Register
M_HTX EQU $FFFFC7 ; Host Transmit Register
           HCR bits definition
M_HRIE EQU $0 ; Host Receive interrupts Enable M_HTIE EQU $1 ; Host Transmit Interrupt Enable
M_HTIL EQU $2
M_HF2 EQU $3
                                    ; Host Command Interrupt Enable
                                 ; Host Flag 2
M_HF3 EQU $4
                                    ; Host Flag 3
          HSR bits definition
M_HRDF EQU $0 ; Host Receive Data Full
M_HTDE EQU $1 ; Host Receive Data Empty
M_HIDE EQU $2
M_HF0 EQU $3
                                  ; Host Command Pending
                                   ; Host Flag 0
; Host Flag 1
M_HF1 EQU $4
; HPCR bits definition

M_HGEN EQU $0 ; Host Port GPIO Enable

M_HABEN EQU $1 ; Host Address 8 Enable

M_HASEN EQU $2 ; Host Address 9 Enable

M_HCSEN EQU $2 ; Host Chip Select Enable

M_HCSEN EQU $3 ; Host Request Enable

M_HREN EQU $4 ; Host Request Enable

M_HAEN EQU $5 ; Host Acknowledge Enable

M_HOD EQU $8 ; Host Enable

M_HOD EQU $8 ; Host Data Strobe Polarity

M_HASP EQU $9 ; Host Address Strobe Polarity

M_HMUX EQU $B ; Host Address Strobe Polarity

M_HD_HS EQU $C ; Host Double/Single Strobe select

M_HCSP EQU $D ; Host Chip Select Polarity

M_HRP EQU $F ; Host Request Polarity

M_HAP EQU $F ; Host Request Polarity
           HPCR bits definition
M_HAP EQU $F
                                   ; Host Acknowledge Polarity
```

```
;_____
              EQUATES for Serial Communications Interface (SCI)
              Register Addresses
M_STXH EQU $FFFF96 ; SCI Transmit Data Register (high)
M_STXM EQU $FFFF96 ; SCI Transmit Data Register (middle)
M_STXL EQU $FFFF95 ; SCI Transmit Data Register (low)
M_SRXH EQU $FFFF9A ; SCI Receive Data Register (high)
M_SRXM EQU $FFFF99 ; SCI Receive Data Register (middle)
M_SRXL EQU $FFFF98 ; SCI Receive Data Register (low)
M_STXA EQU $FFFF94 ; SCI Receive Data Register (low)
M_SCR EQU $FFFF96 ; SCI Control Register
M_SCR EQU $FFFF97 ; SCI Control Register
M_SCCR EQU $FFFF98 ; SCI Status Register
M_SCCR EQU $FFFF98 ; SCI Clock Control Register
              SCI Control Register Bit Flags
M WDS EOU $7
                                             ; Word Select Mask (WDS0-WDS3)
M_WDS0 EQU 0
M_WDS1 EQU 1
                                            ; Word Select 0
; Word Select 1
                             ; Word Select 0
; Word Select 1
; Word Select 2
; SCI Shift Direction
; Send Break
M WDS2 EOU 2
M_SSFTD EQU 3
                                   ; SCI Shift Direction
; Send Break
; Wakeup Mode Select
; Receiver Wakeup Enable
; Wired-OR Mode Select
; SCI Receiver Enable
; SCI Transmitter Enable
; Idle Line Interrupt Enable
; SCI Receive Interrupt Enable
; SCI Transmit Interrupt Enable
; Timer Interrupt Enable
; Timer Interrupt Rate
; SCI Clock Polarity
M_SBK EQU 4
M_WAKE EQU 5
M_RWU EQU 6
M_WOMS EQU 7
M_SCRE EQU 8
M_SCTE EQU 9
M_ILIE EQU 10
M_SCRIE EQU 11
M_SCRIE EQU 11
M_SCTIE EQU 12
M_TMIE EQU 13
M_TIR EQU 14
M_SCKP EQU 15
                                               ; SCI Clock Polarity
M_REIE EQU 16
                                                ; SCI Error Interrupt Enable (REIE)
              SCI Status Register Bit Flags
M_TRNE EQU 0
                                               ; Transmitter Empty
                                              ; Transmit Data Register Empty ; Receive Data Register Full
M_TDRE EQU 1
M_RDRF EQU 2
M_IDLE EQU 3
                                                ; Idle Line Flag
M_OR EQU 4
                                          ; Overrun Error Flag
M_PE EQU 5
                                            ; Parity Error
M FE EOU 6
                                            ; Framing Error Flag
M R8 EOU 7
                                             ; Received Bit 8 (R8) Address
              SCI Clock Control Register
M_CD EQU $FFF
                                          ; Clock Divider Mask (CD0-CD11)
                                          ; Clock Out Divider
M_COD EQU 12
M_SCP EQU 13
M_RCM EQU 14
                                             ; Clock Prescaler
                                             ; Receive Clock Mode Source Bit
M_TCM EQU 15
                                             ; Transmit Clock Source Bit
 :-----
              EQUATES for Synchronous Serial Interface (SSI)
 ;-----
              Register Addresses Of SSIO
M_TX00 EQU $FFFFBB ; SSIO Transmit Data Register 0
M_TX01 EQU $FFFFBB ; SSIO Transmit Data Register 1
M_TX02 EQU $FFFFBA ; SSIO Transmit Data Register 2
M_TSRO EQU $FFFFB9 ; SSIO Time Slot Register
M_RX0 EQU $FFFFB8 ; SSIO Receive Data Register
M_SSISRO EQU $FFFFB7 ; SSIO Status Register
M_SSISRO EQU $FFFFB6 ; SSIO Control Register B
M_CRAO EQU $FFFFB5 ; SSIO Control Register A
M_TSMAO EQU $FFFFB4 ; SSIO Transmit Slot Mask Register A
M_TSMBO EQU $FFFFB3 ; SSIO Transmit Slot Mask Register B
M_RSMAO EQU $FFFFB2 ; SSIO Receive Slot Mask Register A
M_RSMBO EQU $FFFFB1 ; SSIO Receive Slot Mask Register B
```

```
Register Addresses Of SSI1
 M_TX10 EQU $FFFFAC ; SSI1 Transmit Data Register 0
M_TX11 EQU $FFFFAB ; SSI1 Transmit Data Register 1
M_TX12 EQU $FFFFAA ; SSI1 Transmit Data Register 2
M_TSR1 EQU $FFFFA9 ; SSI1 Time Slot Register
M_RX1 EQU $FFFFA8 ; SSI1 Receive Data Register
 M_SSISR1 EQU $FFFFA7 ; SSI1 Status Register
 M_CRB1 EQU $FFFFA6 ; SSI1 Control Register B
M_CRA1 EQU $FFFFA5 ; SSI1 Control Register A
M_TSMA1 EQU $FFFFA4 ; SSI1 Transmit Slot Mask Register A
M_TSMB1 EQU $FFFFA3 ; SSI1 Transmit Slot Mask Register B
M_TSMB1 EQU $FFFFA4
M_RSMB1 EQU $FFFFA3
M_RSMB1 EQU $FFFFA2
M_RSMB1 EQU $FFFFA1
                                                                 ; SSI1 Receive Slot Mask Register A
; SSI1 Receive Slot Mask Register B
                     SSI Control Register A Bit Flags
 M_PM EQU $FF
                                                          ; Prescale Modulus Select Mask (PM0-PM7)
                                                       ; Prescaler Range
; Frame Rate Divider Control Mask (DC0-DC7)
 M PSR EOU 11
 M_DC EQU $1F000
M_ALC EOU 18
                                                        ; Alignment Control (ALC)
 M_WL EQU $380000
                                                         ; Word Length Control Mask (WL0-WL7)
                                                      ; Select SC1 as TR #0 drive enable (SSC1)
 M SSC1 EOU 22
                     SSI Control Register B Bit Flags
                                                            ; Serial Output Flag Mask
 M OF EOU $3
                                                            ; Serial Output Flag 0
; Serial Output Flag 1
 M_OF0 EQU 0
 M_OF1 EQU 1
 M_SCD EQU $1C
                                                                ; Serial Control Direction Mask
M_SCD EQU 2

M_SCD1 EQU 3

M_SCD1 EQU 3

M_SCD2 EQU 4

M_SCD2 EQU 4

M_SCKD EQU 5

M_SKD EQU 5

M_SKD EQU 6

M_SFFD EQU 6

M_FSL EQU $180

M_FSL EQU 8

M_FSL EQU 8

M_FSL EQU 9

M_FSL EQU 9

M_FSL EQU 8

M_FSL EQU 9

M_FSL EQU 9

M_FSL EQU 9

M_FSL EQU 10

M_FSL EQU 9

M_FSL EQU 10

M_FSL EQU 10

M_SCKD EQU 7

M_FSL EQU 10

M_SCKD EQU 7

M_SCKD EQU 10

M_SCKD EQU 10

M_SCKD EQU 11

M_SYN EQU 12

M_SYN EQU 12

M_SYN EQU 12

M_SSTE EQU $1000

M_SSTE EQU $1000

M_SSTE EQU $1000

M_SSTE EQU 14

M_SSTE EQU 15

M_SSTE EQU 16

M_SSTE EQU 16

M_SSTE EQU 17

M_SSTE EQU 18

M_SSTE EQU 19

M_STLIE EQU 20

M_STLIE EQU 21

M_SCL EQU 22

M_SCL EQU 22

M_SCL EQU 23

M_SCL EQU 24

M_SCL EQU 24

M_SCL EQU 25

M_SCL EQU 26

 M_SCD0 EQU 2
M_SCD1 EQU 3
                                                     ; Serial Control O Direction
 M_SRLIE EQU 21
M_STEIE EQU 22
                                                                ; SSI Receive Last Slot Interrupt Enable ; SSI Transmit Error Interrupt Enable
 M_SREIE EQU 23
                                                       ; SI Receive Error Interrupt Enable
                     SSI Status Register Bit Flags
 M_IF EQU $3
M_IF0 EQU 0
                                                             ; Serial Input Flag Mask
                                                               ; Serial Input Flag 0
 M_IF1 EQU 1
                                                                ; Serial Input Flag 1
 M_TFS EQU 2
                                                                ; Transmit Frame Sync Flag
                                                              ; Receive Frame Sync Flag
; Transmitter Underrun Error FLag
 M RFS EOU 3
 M_TUE EQU 4
 M_ROE EQU 5
                                                               ; Receiver Overrun Error Flag
 M_TDE EQU 6
                                                                ; Transmit Data Register Empty
 M_RDF EQU 7
                                                                 ; Receive Data Register Full
                     SSI Transmit Slot Mask Register A
                                                                      ; SSI Transmit Slot Bits Mask A (TS0-TS15)
 M SSTSA EOU $FFFF
                     SSI Transmit Slot Mask Register B
 M_SSTSB EQU $FFFF
                                                                    ; SSI Transmit Slot Bits Mask B (TS16-TS31)
                     SSI Receive Slot Mask Register A
                                                                     ; SSI Receive Slot Bits Mask A (RSO-RS15)
 M SSRSA EOU $FFFF
                     SSI Receive Slot Mask Register B
 M SSRSB EOU SFFFF
                                                                      ; SSI Receive Slot Bits Mask B (RS16-RS31)
```

```
EQUATES for Exception Processing
                                     Register Addresses
   M_IPRC EQU $FFFFFF ; Interrupt Priority Register Core
M_IPRP EQU $FFFFFE ; Interrupt Priority Register Peripheral
                                      Interrupt Priority Register Core (IPRC)
M_IAL EQU $7

M_IAL EQU 0

M_IAL EQU 1

M_IAL EQU 1

M_IAL EQU 1

M_IAL EQU 1

M_IAL EQU 2

M_IAL EQU 2

M_IAL EQU 2

M_IAL EQU 3

M_IAL EQU 4

M_IAL EQU 4

M_IAL EQU 4

M_IAL EQU 5

M_IAL EQU 4

M_IAL EQU 5

M_IAL EQU 6

M_IAL EQU 7

M_IAL EQU 6

M_IAL EQU 7

M_IAL EQU 6

M_IAL EQU 7

M_IAL EQU 8

M_IAL EQU 8

M_IAL EQU 7

M_IAL EQU 8

M_IAL EQU 8

M_IAL EQU 8

M_IAL EQU 8

M_IAL EQU 9

M_IAL EQU 8

M_IAL EQU 9

M_IAL EQU 10

M_IAL EQU 10
                                                                                                               ; IRQA Mode Mask
    M IAL EOU $7
                      Interrupt Priority Register Peripheral (IPRP)
;-----
                                   EQUATES for TIMER
                                     Register Addresses Of TIMERO
    M_TCSR0 EQU $FFFF8F
                                                                                                                       ; Timer 0 Control/Status Register
```

#### **Power Consumption Benchmark**

```
M_TLR0 EQU $FFFF8E ; TIMER0 Load Reg
M_TCPR0 EQU $FFFF8D ; TIMER0 Compare Register
M_TCR0 EQU $FFFF8C ; TIMER0 Count Register
             Register Addresses Of TIMER1
M_TCSR1 EQU $FFFF8B ; TIMER1 Control/Status Register
M_TLR1 EQU $FFFF8A ; TIMER1 Load Reg
M_TCPR1 EQU $FFFF89 ; TIMER1 Compare Register
M_TCR1 EQU $FFFF88 ; TIMER1 Count Register
            Register Addresses Of TIMER2
M_TCSR2 EQU $FFFF87
                                           ; TIMER2 Control/Status Register
                                  ; TIMER2 Control/Status Regi
; TIMER2 Load Reg
; TIMER2 Compare Register
; TIMER2 Count Register
; TIMER Prescaler Load Register
; TIMER Prescalar Count Register
M_TLR2 EQU $FFFF86
M_TCPR2 EQU $FFFF85
M_TCR2 EQU $FFFF84
M_TPLR EQU $FFFF83
M_TPCR EQU $FFFF82
            Timer Control/Status Register Bit Flags
M_TE EQU 0
                                   ; Timer Enable
M_TE EQU 0 ; Timer Enable
M_TOIE EQU 1 ; Timer Overflow Interrupt Enable
M_TCIE EQU 2 ; Timer Compare Interrupt Enable
M_TC EQU $F0 ; Timer Control Mask (TCO-TC3)
M_INV EQU 8 ; Inverter Bit
M_TRM EQU 9 ; Timer Restart Mode
M_DIR EQU 11 ; Direction Bit
M_DI EQU 12 ; Data Input
M_DO EQU 13 ; Data Output
M_PCE EQU 15 ; Prescaled Clock Enable
M_TOF EQU 20 ; Timer Overflow Flag
M_TCF EQU 21 ; Timer Compare Flag
           Timer Prescaler Register Bit Flags
M_PS EQU $600000
                                   ; Prescaler Source Mask
M_PS0 EQU 21
M_PS1 EQU 22
            Timer Control Bits
M_TC0 EQU 4 ; Timer Control 0
M_TC1 EQU 5 ; Timer Control 1
                                 ; Timer Control 2
; Timer Control 3
M_TC2 EQU 6
M TC3 EOU 7
            EOUATES for Direct Memory Access (DMA)
            Register Addresses Of DMA
M_DSTR EQU FFFFF4 ; DMA Status M_DOR0 EQU $FFFFF3 ; DMA Offset Register 0
                                               ; DMA Status Register
M_DOR1 EQU $FFFFF2 ; DMA Offset Register 1
M_DOR2 EQU $FFFFF1 ; DMA Offset Register 2
M_DOR3 EQU $FFFFF0 ; DMA Offset Register 3
            Register Addresses Of DMA0
M_DSR0 EQU $FFFFEF ; DMA0 Source Address Register
M_DDR0 EQU $FFFFEE ; DMA0 Destination Address Register
M_DCOO EQU $FFFFED ; DMA0 Counter
M_DCR0 EQU $FFFFEC ; DMA0 Control Register
             Register Addresses Of DMA1
M_DSR1 EQU $FFFFEB ; DMA1 Source Address Register
M_DDR1 EQU $FFFFEA ; DMA1 Destination Address Register
M_DCO1 EQU $FFFFE9 ; DMA1 Counter
M_DCR1 EQU $FFFFE8 ; DMA1 Control Register
             Register Addresses Of DMA2
M_DSR2 EQU $FFFFE7 ; DMA2 Source Address Register
```

```
M_DDR2 EQU $FFFFE6 ; DMA2 Destination Address Register
M_DCO2 EQU $FFFFE5 ; DMA2 Counter
M_DCR2 EQU $FFFFE4 ; DMA2 Control Register
           Register Addresses Of DMA4
M_DSR3 EQU $FFFFE3 ; DMA3 Source Address Register
M_DDR3 EQU $FFFFE2 ; DMA3 Destination Address Register
M_DCO3 EQU $FFFFE1 ; DMA3 Counter
M_DCR3 EQU $FFFFE0 ; DMA3 Control Register
           Register Addresses Of DMA4
M_DSR4 EQU $FFFFDF ; DMA4 Source Address Register
M_DDR4 EQU $FFFFDE ; DMA4 Destination Address Register
M_DCO4 EQU $FFFFDD ; DMA4 Counter
M_DCR4 EQU $FFFFDC ; DMA4 Control Register
           Register Addresses Of DMA5
M DSR5 EOU SFFFFDB ; DMA5 Source Address Register
M_DDR5 EQU $FFFFDA ; DMA5 Destination Address Register
M_DC05 EQU $FFFFD9 ; DMA5 Counter
M_DCR5 EQU $FFFFD8 ; DMA5 Control Register
          DMA Control Register
M_DSS EQU $3
                   ; DMA Source Space Mask (DSS0-Dss1)
M_DSS EQU 0 ; DMA Source Memory space 0
M_DSS1 EQU 1 ; DMA Source Memory space 1
M_DDS EQU 2 ; DMA Destination Space Mask (DDS-DDS1)
M_DDS0 EQU 2 ; DMA Destination Memory Space 0
M_DDS1 EQU 3 ; DMA Destination Memory Space 1
M_DAM EQU $3f0 ; DMA Address Mode Mask (DAM5-DAM0)
M_DAM0 EQU 4 ; DMA Address Mode 0
M_DAM1 EQU 5 ; DMA Address Mode 1
M_DAM2 EQU 6 ; DMA Address Mode 2
M_DAM3 EQU 7 ; DMA Address Mode 3
M_DAM4 EQU 8 ; DMA Address Mode 4
M_DAM5 EQU 9 ; DMA Address Mode 5
M_D3D EQU 10 ; DMA Three Dimensional Mode
M_DRS EQU $F800; DMA Request Source Mask (DRS0-DRS4)
M_DCON EQU 16 ; DMA Continuous Mode
M_DPR EQU $60000; DMA Channel Priority
M_DPR0 EQU 17 ; DMA Channel Priority Level (low)
M_DPR1 EQU 18 ; DMA Channel Priority Level (high)
M_DTM EQU $380000; DMA Transfer Mode Mask (DTM2-DTM0)
M_DTM0 EQU 19 ; DMA Transfer Mode 0
M_DTM1 EQU 20 ; DMA Transfer Mode 1
M_DTM2 EQU 21 ; DMA Transfer Mode 2
M_DIE EQU 22 ; DMA Interrupt Enable bit
M_DE EQU 23
                     ; DMA Channel Enable bit
           DMA Status Register
M_DTD EQU $3F ; Channel Transfer Done Status MASK (DTD0-DTD5)
M_DTD0 EQU 0 ; DMA Channel Transfer Done Status 0
M_DTD1 EQU 1 ; DMA Channel Transfer Done Status 1
M_DTD2 EQU 2 ; DMA Channel Transfer Done Status 2
M_DTD3 EQU 3 ; DMA Channel Transfer Done Status 3
M_DTD4 EQU 4 ; DMA Channel Transfer Done Status 4
M_DTD5 EQU 5 ; DMA Channel Transfer Done Status 5
M_DACT EQU 8 ; DMA Active State
M_DCH EQU $E00; DMA Active Channel Mask (DCH0-DCH2)
M_DCHO EQU 9 ; DMA Active Channel 0
M_DCH1 EQU 10 ; DMA Active Channel 1
M_DCH2 EQU 11 ; DMA Active Channel 2
 ;-----
           EQUATES for Enhanced Filter Co-Processor (EFCOP)
M_FDIR
            EQU
                        $FFFFB0
                                             ; EFCOP Data Input Register
                        $FFFFB1
                                             ; EFCOP Data Output Register
M FDOR
            EOU
                                            ; EFCOP K-Constant Register
; EFCOP Filter Counter
M FKIR
                        $FFFFB2
             EOU
                        $FFFFB3
M FCNT
            EOU
                                            ; EFCOP Control Status Register
; EFCOP ALU Control Register
                        SFFFFB4
M FCSR
            EOH
M_FACR
                        SFFFFB5
            EOU
```

```
$FFFFB6
$FFFFB7
$FFFF
                  $FFFFB6 ; EFCOP Data Base Address
$FFFFB7 ; EFCOP Coefficient Base Address
$FFFFB8 ; EFCOP Decimation/Channel Register
M FDBA
         EQU
M_FCBA
         EQU
M FDCH
         EOU
;______
        EQUATES for Phase Locked Loop (PLL)
;-----
        Register Addresses Of PLL
M_PCTL EQU $FFFFFD
                           ; PLL Control Register
        PLL Control Register
M_MF EQU $FFF : Multiplication Factor Bits Mask (MF0-MF11)
M_DF EQU $7000 ; Division Factor Bits Mask (DF0-DF2)
M_XTLR EQU 15 ; XTAL Range select bit
M_XTLD EQU 16 ; XTAL Disable Bit
M_PSTP EQU 17 ; STOP Processing State Bit
M_PEN EQU 18 ; PLL Enable Bit
M_PCOD EQU 19 ; PLL Clock Output Disable Bit
M_PD EQU $F00000; PreDivider Factor Bits Mask (PD0-PD3)
;______
        EQUATES for BIU
;-----
        Register Addresses Of BIU
M_BCR EQU $FFFFFB; Bus Control Register
M_DCR EQU $FFFFFA; DRAM Control Register
M_AARO EQU $FFFFF9; Address Attribute Register 0
M_AAR1 EQU $FFFFF8; Address Attribute Register 1
M_AAR2 EQU $FFFFF7; Address Attribute Register 2
M_AAR3 EQU $FFFFF6; Address Attribute Register 3
M_IDR EQU $FFFFF5 ; ID Register
        Bus Control Register
M_BA0W EQU $1F ; Area 0 Wait Control Mask (BA0W0-BA0W4)
M_BA1W EQU $3E0; Area 1 Wait Control Mask (BA1W0-BA14)
M_BA2W EQU $1C00; Area 2 Wait Control Mask (BA2W0-BA2W2)
M_BA3W EQU $E000; Area 3 Wait Control Mask (BA3W0-BA3W3)
M_BDFW EQU $1F0000 ; Default Area Wait Control Mask (BDFW0-BDFW4)
M_BBS EQU 21 ; Bus State
M_BLH EQU 22 ; Bus Lock Hold
               ; Bus Request Hold
M_BRH EQU 23
        DRAM Control Register
M_BCW EQU $3 ; In Page Wait States Bits Mask (BCW0-BCW1) M_BRW EQU $C ; Out Of Page Wait States Bits Mask (BRW0-BRW1)
M_BPS EQU $300 ; DRAM Page Size Bits Mask (BPS0-BPS1)
M_BPLE EQU 11 ; Page Logic Enable
M_BME EQU 12 ; Mastership Enable
M_BRE EQU 13 ; Refresh Enable
M_BSTR EQU 14 ; Software Triggered Refresh
M_BRF EQU $7F8000; Refresh Rate Bits Mask (BRF0-BRF7)
M_BRP EQU 23 ; Refresh prescaler
        Address Attribute Registers
M_BAT EQU $3
                ; Ext. Access Type and Pin Def. Bits Mask (BAT0-BAT1)
M_BAAP EQU 2
               ; Address Attribute Pin Polarity
               ; Program Space Enable
; X Data Space Enable
; Y Data Space Enable
M_BPEN EQU 3
M_BXEN EQU 4
M_BYEN EQU 5
               ; Address Muxing
; Packing Enable
M_BAM EQU 6
M BPAC EOU 7
M_BNC EQU $F00; Number of Address Bits to Compare Mask (BNC0-BNC3)
M_BAC EQU $FFF000; Address to Compare Bits Mask (BAC0-BAC11)
```

```
M_CP EQU $c00000; mask for CORE-DMA priority bits in SR
M_CA EQU 0
                  ; Carry
M_V EQU 1
                    ; Overflow
M_Z EQU 2
                    ; Zero
                   ; Negative
; Unnormalized
M_N EQU 3
M_U EQU 4
                   ; Extension ; Limit
M_E EQU 5
M_L EQU 6
                  ; Scaling Bit
; Interupt Mask Bit 0
; Interupt Mask Bit 1
; Scaling Mode Bit 0
; Scaling Mode Bit 1
; Sixteen_Bit Compatibility
; Double Procision Maked
M_S EQU 7
M_IO EQU 8
M_I1 EQU 9
M_S0 EQU 10
M_S1 EQU 11
M_SC EQU 13
                   ; Double Precision Multiply; DO-Loop Flag; DO-Forever Flag; Sixteen-Bit Arithmetic
M DM EOU 14
M_LF EQU 15
M_FV EQU 16
M_SA EQU 17
M_CE EQU 19
M_SM EQU 20
                   ; Instruction Cache Enable
; Arithmetic Saturation
                   ; Rounding Mode
; bit 0 of priority bits in SR
M RM EOU 21
M CPO EOU 22
                   ; bit 1 of priority bits in SR
M_CP1 EQU 23
           control and status bits in {\tt OMR}
M\_CDP EQU $300 ; mask for CORE-DMA priority bits in OMR
M_MA
          equ0 ; Operating Mode A
M_MB
          equ1
                    ; Operating Mode B
M_MB equl ; Operating Mode B
M_MC equ2 ; Operating Mode C
M_MD equ3 ; Operating Mode D
M_EBD EQU 4 ; External Bus Disable bit in OMR
M_SD EQU 6 ; Stop Delay
M_MS EQU 7 ; Memory Switch bit in OMR
M_CDP0 EQU 8 ; bit 0 of priority bits in OMR
M_CDP1 EQU 9 ; bit 1 of priority bits in OMR
M_RFN EQU 10 : Burst Enable
M_BEN
          EQU 10 ; Burst Enable
M_TAS EQU 11 ; TA Synchronize Select
M_BRT EQU 12 ; Bus Release Timing
M_ATE EQU 15
                    ; Address Tracing Enable bit in OMR.
                  ; Stack Extension space select bit in OMR.; Extensed stack UNderflow flag in OMR.; Extended stack OVerflow flag in OMR.; Extended WRAP flag in OMR.
M_XYS EQU 16
M_EUN EQU 17
M_EOV EQU 18
M_WRP EQU 19
M_SEN EQU 20
                   ; Stack Extension Enable bit in OMR.
EQUATES for DSP56L307 interrupts
        Last update: June 11 1995
 132,55,0,0,0
          page
          opt
                     mex
intequ ident 1,0
                    @DEF(I_VEC)
          ; leave user definition as is.
I_VEC EQU $0
          endif
 ; Non-Maskable interrupts
I_RESET EQU I_VEC+$00 ; Hardware RESET
I_STACK EQU I_VEC+$02 ; Stack Error
I_ILL EQU I_VEC+$04 ; Illegal Instruction
I_DBG EQU I_VEC+$06 ; Debug Request
I_TRAP EQU I_VEC+$08 ; Trap
```

control and status bits in SR

#### **Power Consumption Benchmark**

```
I_NMI EQU I_VEC+$0A
                     ; Non Maskable Interrupt
;-----
; Interrupt Request Pins
                        _____
I_IRQA EQU I_VEC+$10 ; IRQA
I_IRQB EQU I_VEC+$12 ; IRQB
I_IRQC EQU I_VEC+$14 ; IRQC
I_IRQD EQU I_VEC+$16 ; IRQD
;-----
; DMA Interrupts
; Timer Interrupts
I_TIMOC EQU I_VEC+$24 ; TIMER 0 compare I_TIMOOF EQU I_VEC+$26 ; TIMER 0 overflow
I_TIM1C EQU I_VEC+$28 ; TIMER 1 compare
I_TIM1OF EQU I_VEC+$2A; TIMER 1 overflow I_TIM2C EQU I_VEC+$2C; TIMER 2 compare
I_TIM2OF EQU I_VEC+$2E; TIMER 2 overflow
; ESSI Interrupts
I_SIORD EQU I_VEC+$30 ; ESSIO Receive Data
I_SIORDE EQU I_VEC+$32; ESSIO Receive Data w/ exception Status
I_SIORLS EQU I_VEC+$34; ESSIO Receive last slot
I_SIOTD EQU I_VEC+$36 ; ESSIO Transmit data
I_SIOTDE EQU I_VEC+$38; ESSIO Transmit Data w/ exception Status
I_SIOTLS EQU I_VEC+$3A; ESSIO Transmit last slot
I_SI1RD EQU I_VEC+$40 ; ESSI1 Receive Data
I_SIRDE EQU I_VEC+$42; ESSI1 Receive Data w/ exception Status
I_SI1RDE EQU I_VEC+$44; ESSI1 Receive Data w/ exception Status
I_SI1RD EQU I_VEC+$46; ESSI1 Transmit data
I_SI1TDE EQU I_VEC+$48; ESSI1 Transmit Data w/ exception Status
I_SI1TLS EQU I_VEC+$4A; ESSI1 Transmit last slot
; SCI Interrupts
; HOST Interrupts
; EFCOP Filter Interrupts
             I_VEC+$68 ; EFilter input buffer empty
I_VEC+$6A ; EFilter output buffer full
I_FDIIE EQU
; INTERRUPT ENDING ADDRESS
I_INTEND EQU I_VEC+$FF ; last address of interrupt vector space
```

# Index

| 4                                                 | Page mode read accesses 2-19                         |
|---------------------------------------------------|------------------------------------------------------|
| uc electrical characteristics 2-4 address bus 1-1 | wait states selection guide 2-16 write accesses 2-19 |
| applications iv                                   | refresh access 2-24                                  |
| 3                                                 | DSP56300<br>Family Manual v                          |
|                                                   | DSP56L307                                            |
| enchmark test algorithm A-1                       | block diagram i                                      |
| olock diagram i                                   | Technical Data v                                     |
| pootstrap ROM iii                                 | User's Manual v                                      |
| Boundary Scan (JTAG Port) timing diagram 2-48     | _                                                    |
| ous                                               | E                                                    |
| address 1-2                                       | EFCOP                                                |
| control 1-1                                       | interrupts A-12                                      |
| data 1-2<br>external address 1-5                  | electrical                                           |
| external data 1-5                                 | design considerations 4-2, 4-3                       |
| multiplexed 1-2                                   | Enhanced Synchronous Serial Interface (ESSI) iii,    |
| non-multiplexed 1-2                               | 1-1, 1-2, 1-13, 1-14                                 |
| non manapiexed 1 2                                | receiver timing 2-43                                 |
|                                                   | transmitter timing 2-42                              |
|                                                   | ESSI                                                 |
| clock 1-1, 1-4                                    | timings 2-38, 2-40                                   |
| external 2-4                                      | external address bus 1-5                             |
| elocks                                            | external bus control 1-5, 1-6, 1-7                   |
| internal 2-4                                      | external clock operation 2-4                         |
| erystal oscillator circuits 2-5                   | external data bus 1-5                                |
| D                                                 | external interrupt timing (negative                  |
|                                                   | edge-triggered) 2-10                                 |
| lata bus 1-1                                      | external level-sensitive fast interrupt timing 2-9   |
| lata memory expansion iv                          | external memory access (DMA Source)                  |
| Data Strobe (DS) 1-2                              | timing 2-11                                          |
| le electrical characteristics 2-3                 | External Memory Expansion Port 2-11                  |
| DE signal 1-18                                    | external memory expansion port 1-5                   |
| Debug Event signal (DE signal) 1-18               | F                                                    |
| Debug mode                                        | •                                                    |
| entering 1-18                                     | functional groups 1-2                                |
| external indication 1-18                          | functional signal groups 1-1                         |
| Debug support iii                                 |                                                      |
| lesign considerations                             | G                                                    |
| electrical 4-2, 4-3                               |                                                      |
| PLL 4-5                                           | General-Purpose Input/Output (GPIO) iii, 1-2         |
| power consumption 4-4                             | ground 1-1, 1-3                                      |
| thermal 4-1                                       | PLL 1-3                                              |
| locumentation list v                              | Н                                                    |
| Double Data Strobe 1-2                            | ••                                                   |
| DRAM<br>controller iv                             | Host Interface (HI08) iii, 1-1, 1-2, 1-9, 1-10,      |
| controller iv                                     | 1-11, 1-12                                           |
| out of page<br>read access 2-23                   | Host Port Control Register (HPCR) 1-10,              |
| wait states selection guide 2-20                  | 1-12                                                 |
| write access 2-24                                 | host port                                            |

| configuration 1-9 usage considerations 1-9   | N                                        |
|----------------------------------------------|------------------------------------------|
| Host Port Control Register (HPCR) 1-10, 1-12 | non-multiplexed bus 1-2                  |
| Host Request                                 | non-multiplexed bus timings              |
| Double 1-2                                   | read 2-32                                |
| Single 1-2                                   | write 2-33                               |
| Host Request (HR) 1-2                        | write 2 33                               |
| 11000 110440000 (1111) 1 2                   | 0                                        |
| 1                                            | _                                        |
|                                              | off-chip memory iii                      |
| information sources v                        | OnCE module iii                          |
| instruction cache iii                        | Debug request 2-49                       |
| internal clocks 2-4                          | on-chip DRAM controller iv               |
| interrupt and mode control 1-1, 1-8          | On-Chip Emulation (OnCE) module          |
| interrupt control 1-8                        | interface 1-18                           |
| interrupt timing 2-7                         | On-Chip Emulation module iii             |
| external level-sensitive fast 2-9            | on-chip memory iii                       |
| external negative edge-triggered 2-10        | operating mode select timing 2-10        |
| interrupts                                   | ordering information Back Cover          |
| EFCOP A-12                                   | Р                                        |
| J                                            | r                                        |
| 3                                            | package                                  |
| Joint Test Action Group (JTAG)               | MAP-BGA description 3-2, 3-3, 3-10       |
| interface 1-18                               | Phase-Lock Loop (PLL) 1-1, 2-6           |
| JTAG iii                                     | design considerations 4-5                |
| JTAG Port                                    | performance issues 4-5                   |
| reset timing diagram 2-48                    | PLL 1-4                                  |
| timing 2-48                                  | Port A 1-1, 1-5, 2-11                    |
| JTAG/OnCE Interface signals                  | Port B 1-1, 1-2, 1-11                    |
| Debug Event signal (DE signal) 1-18          | Port C 1-1, 1-2, 1-13                    |
| JTAG/OnCE port 1-1, 1-2                      | Port D 1-1, 1-2, 1-14                    |
| _                                            | Port E 1-1                               |
| K                                            | power 1-1, 1-2, 1-3                      |
|                                              | power consumption                        |
| keeper circuit                               | design considerations 4-4                |
| design considerations 4-3                    | power consumption benchmark test A-1     |
| M                                            | power management iv                      |
| IVI                                          | program memory expansion iv              |
| MAP-BGA                                      | program RAM iii                          |
| ball grid drawing (bottom) 3-3               | _                                        |
| ball grid drawing (top) 3-2                  | R                                        |
| mechanical drawing 3-10                      | 6 G                                      |
| maximum ratings 2-1, 2-2                     | recovery from Stop state using IRQA 2-10 |
| memory expansion port iii                    | RESET 1-8                                |
| mode control 1-8                             | reset                                    |
| Mode select timing 2-7                       | clock signals 1-4                        |
| multiplexed bus 1-2                          | interrupt signals 1-8                    |
| multiplexed bus timings                      | JTAG signals 1-18<br>mode control 1-8    |
| read 2-34                                    |                                          |
| write 2-35                                   | OnCE signals 1-18<br>PLL signals 1-4     |
|                                              | Reset timing 2-7, 2-9                    |
|                                              | ROM, bootstrap iii                       |
|                                              | 110111, 000tonap III                     |

### S

```
Serial Communication Interface (SCI) iii, 1-1,
    1-2, 1-16
    Asynchronous mode timing 2-37
    Synchronous mode timing 2-37
signal groupings 1-1
signals 1-1
    functional grouping 1-2
Single Data Strobe 1-2
SRAM
    read access 2-15
    support iv
    write access 2-15
Stop mode iv
Stop state
    recovery from 2-10
Stop timing 2-7
supply voltage 2-2
Switch mode iii
synchronous bus timings
    SRAM
        2 wait states 2-27
    SRAM 1 wait state (BCR controlled) 2-26
Т
target applications iv
Test Access Port (TAP) iii
    timing diagram 2-48
Test Clock (TCLK) input timing diagram 2-47
thermal
    design considerations 4-1
Timer
    event input restrictions 2-44
Timers 1-1, 1-2, 1-17
    interrupt generation 2-44, 2-45
timing
    ESSI 2-38
W
Wait mode iv
World Wide Web v
X
X-data RAM iii
Y
Y-data RAM iii
```

### Index

## **Ordering Information**

Consult a Motorola Semiconductor sales office or authorized distributor to determine product availability and place an order.

| Part      | Supply<br>Voltage       | Package Type                                   | Pin<br>Count | Core<br>Frequency<br>(MHz) | Order Number   |
|-----------|-------------------------|------------------------------------------------|--------------|----------------------------|----------------|
| DSP56L307 | 1.8 V core<br>3.3 V I/O | Molded Array Process-Ball Grid Array (MAP-BGA) | 196          | 160                        | DSP56L307VF160 |

# HOW TO REACH US: USA / EUROPE / Locations Not Listed:

Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 480-768-2130

#### JAPAN:

Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

#### **HOME PAGE:**

http://motorola.com/semiconductors/



Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

MOTOROLA and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. OnCE and digital dna are trademarks of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

© Motorola, Inc. 2001, 2003