

# DS90C032QML LVDS Quad CMOS Differential Line Receiver

Check for Samples: DS90C032QML

#### **FEATURES**

- Single Event Latchup (SEL) Immune 120 MeVcm<sup>2</sup>/mg
- . High impedance LVDS inputs with power-off.
- Accepts small swing (330 mV) differential signal levels
- · Low power dissipation

- Low differential skew
- · Low chip to chip skew
- Pin compatible with DS26C32A
- Compatible with IEEE 1596.3 SCI LVDS standard

#### DESCRIPTION

The DS90C032 is a quad CMOS differential line receiver designed for applications requiring ultra low power dissipation and high data rates.

The DS90C032 accepts low voltage differential input signals and translates them to CMOS (TTL compatible) output levels. The receiver supports a TRI-STATE<sup>®</sup> function that may be used to multiplex outputs. The receiver also supports OPEN Failsafe and terminated ( $100\Omega$ ) input Failsafe with the addition of external failsafe biasing. Receiver output will be HIGH for both Failsafe conditions.

The DS90C032 provides power-off high impedance LVDS inputs. This feature assures minimal loading effect on the LVDS bus lines when VCC is not present.

The DS90C032 and companion line driver (DS90C031) provide a new alternative to high power pseudo-ECL devices for high speed point-to-point interface applications.

### **Connection Diagrams**







Figure 2. LCCC Package See Package Number NAJ0020A

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TRI-STATE is a registered trademark of Texas Instruments.
All other trademarks are the property of their respective owners.



# **Functional Diagram and Truth Table**

# **Block Diagram**



## Receiver

| ENAI                  | BLES                   | INPUTS                            | OUTPUT         |
|-----------------------|------------------------|-----------------------------------|----------------|
| EN                    | EN*                    | R <sub>I+</sub> - R <sub>I-</sub> | R <sub>O</sub> |
| L                     | Н                      | Χ                                 | Z              |
| All other combination | on of ENIADI E inquito | V <sub>ID</sub> ≥ 0.1V            | Н              |
| All other combination | ns of ENABLE inputs    | V <sub>ID</sub> ≤ −0.1V           | L              |

Submit Documentation Feedback





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)

| Absolute maximum Ratings 7                         |                                  |
|----------------------------------------------------|----------------------------------|
| Supply Voltage (V <sub>CC</sub> )                  | -0.3V to +6V                     |
| Input Voltage (R <sub>I</sub> +, R <sub>I</sub> −) | -0.3V to +5.8V                   |
| Enable Input Voltage (EN, EN*)                     | -0.3V to (V <sub>CC</sub> +0.3V) |
| Output Voltage (R <sub>O</sub> )                   | -0.3V to (V <sub>CC</sub> +0.3V) |
| Storage Temperature Range (T <sub>Stg</sub> )      | -65°C ≤ T <sub>A</sub> ≤ +150°C  |
| Maximum Lead Temperature, Soldering (4 seconds)    | +260°C                           |
| Maximum Package Power Dissipation at +25°C (2)     |                                  |
| LCCC Package                                       | 1830 mW                          |
| CLGA (NAD)                                         | 1400 mW                          |
| CLGA (NAC)                                         | 1400 mW                          |
| Thermal Resistance                                 |                                  |
| $\theta_{JA}$                                      |                                  |
| LCCC Package                                       | 82°C/W                           |
| CLGA (NAD)                                         | 145°C/W                          |
| CLGA (NAC)                                         | 145°C/W                          |
| $\theta_{JC}$                                      |                                  |
| LCCC Package                                       | 20°C/W                           |
| CLGA (NAD)                                         | 20°C/W                           |
| CLGA (NAC)                                         | 20°C/W                           |
| ESD Rating <sup>(3)</sup>                          | 2KV                              |
|                                                    |                                  |

Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Derate LCCC at 12.2mW/°C above +25°C. Derate CLGA at 6.8mW/°C above +25°C Human body model, 1.5 k $\Omega$  in series with 100 pF.

## **Recommended Operating Conditions**

|                                                  | Min   | Тур   | Max    |
|--------------------------------------------------|-------|-------|--------|
| Supply Voltage (V <sub>CC</sub> )                | +4.5V | +5.0V | +5.5V  |
| Receiver Input Voltage                           | Gnd   |       | 2.4V   |
| Operating Free Air Temperature (T <sub>A</sub> ) | −55°C | +25°C | +125°C |

Product Folder Links: DS90C032QML



# **Quality Conformance Inspection**

Table 1. Mil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp (°C) |
|----------|---------------------|-----------|
| 1        | Static tests at     | +25       |
| 2        | Static tests at     | +125      |
| 3        | Static tests at     | -55       |
| 4        | Dynamic tests at    | +25       |
| 5        | Dynamic tests at    | +125      |
| 6        | Dynamic tests at    | -55       |
| 7        | Functional tests at | +25       |
| 8A       | Functional tests at | +125      |
| 8B       | Functional tests at | -55       |
| 9        | Switching tests at  | +25       |
| 10       | Switching tests at  | +125      |
| 11       | Switching tests at  | -55       |
| 12       | Settling time at    | +25       |
| 13       | Settling time at    | +125      |
| 14       | Settling time at    | -55       |



# DS90C032 Electrical Characteristics, DC Parameters<sup>(1)</sup>

| Symbol                                 | Parameter                                        | Conditions                                                                 | Notes | Min | Max  | Units   | Sub-<br>groups |
|----------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------|-------|-----|------|---------|----------------|
| $V_{ThL}$                              | Differential Input Low Threshold                 | V <sub>CM</sub> = +1.2V                                                    | (2)   |     | -100 | mV      | 1, 2, 3        |
| $V_{ThH}$                              | Differential Input High Threshold                | V <sub>CM</sub> = +1.2V                                                    | (2)   |     | 100  | mV      | 1, 2, 3        |
| I <sub>In</sub>                        | Input Current                                    | V <sub>CC</sub> =5.5V, V <sub>I</sub> = 2.4V                               |       |     | ±10  | μΑ      | 1, 2, 3        |
|                                        | (Input Pins)                                     | $V_{CC} = 5.5V, V_{I} = 0$                                                 |       |     | ±10  | μΑ      | 1, 2, 3        |
|                                        |                                                  | $V_{CC} = 0.0V, V_I = 2.4V$                                                |       |     | ±10  | μA      | 1, 2, 3        |
|                                        | $V_{CC} = 0.0V, V_I = 0.0V$                      |                                                                            |       | ±10 | μA   | 1, 2, 3 |                |
| V <sub>OH</sub>                        | Output High Voltage                              | $V_{CC}$ = 4.5V, $I_{OH}$ = -0.4 mA, $V_{ID}$ = 200mV                      |       | 3.8 |      | V       | 1, 2, 3        |
| V <sub>OL</sub>                        | Output Low Voltage                               | V <sub>CC</sub> = 4.5, I <sub>OL</sub> = 2 mA,<br>V <sub>ID</sub> = -200mV |       |     | 0.3  | V       | 1, 2, 3        |
| Ios                                    | Output Short Circuit Current                     | Enabled, V <sub>O</sub> = 0V                                               |       | -15 | -100 | mA      | 1, 2, 3        |
| l <sub>oz</sub>                        | Output TRI-STATE Current                         | Disabled, $V_O = 0V$ or $V_{CC}$                                           |       |     | ±10  | μA      | 1, 2, 3        |
| V <sub>IH</sub>                        | Input High Voltage                               |                                                                            | (2)   | 2.0 |      | V       | 1, 2, 3        |
| V <sub>IL</sub>                        | Input Low Voltage                                |                                                                            | (2)   |     | 0.8  | V       | 1, 2, 3        |
| l <sub>l</sub>                         | Input Current<br>(Enable Pins)                   | V <sub>CC</sub> = 5.5V                                                     |       |     | ±10  | μΑ      | 1, 2, 3        |
| V <sub>CL</sub>                        | Input Clamp Voltage                              | I <sub>CI</sub> = -18mA                                                    |       |     | -1.5 | V       | 1, 2, 3        |
| I <sub>CC</sub> No Load Supply Current | EN, EN* = V <sub>CC</sub> or Gnd,<br>Inputs Open |                                                                            |       | 11  | mA   | 1, 2, 3 |                |
|                                        |                                                  | EN, EN* = 2.4 or 0.5,<br>Inputs Open                                       |       |     | 11   | mA      | 1, 2, 3        |
| I <sub>CCZ</sub>                       | No Load Supply Current<br>Receivers Disabled     | EN = Gnd, EN* = V <sub>CC</sub> ,<br>Inputs Open                           |       |     | 11   | mA      | 1, 2, 3        |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the "Post Radiation Limits" table. Radiation end point limits for the noted parameters are guaranteed only for the conditions, as specified.

<sup>(2)</sup> Tested during  $V_{OH}$  and  $V_{OL}$  tests.



# DS90C032 Electrical Characteristics, AC Parameters (1)

The following conditions apply, unless otherwise specified.

AC:  $V_{CC} = 4.5V / 5.0V / 5.5V$ ,  $C_L = 20pF$ 

| Symbol            | Parameter                                                                                                                                                                                                          | Conditions                                                                                                     | Notes | Min | Max | Units | Sub-<br>groups |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------|-----|-----|-------|----------------|
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low  Differential Propagation Delay Low to High  Differential Skew  t <sub>PHLD</sub> - t <sub>PLHD</sub>   Channel to Channel Skew Chip to Chip Skew Disable Time Low to Z | $V_{ID}$ = 200mV,<br>Input pulse = 1.1V to 1.3V,<br>$V_{I}$ = 1.2V (0V differential) to $V_{O}$ = 1/2 $V_{CC}$ |       | 1.0 | 8.0 | ns    | 9, 10, 11      |
| t <sub>PLHD</sub> |                                                                                                                                                                                                                    | $V_{ID}$ = 200mV,<br>Input pulse = 1.1V to 1.3V,<br>$V_{I}$ = 1.2V (0V differential) to $V_{O}$ = 1/2 $V_{CC}$ |       | 1.0 | 8.0 | ns    | 9, 10, 11      |
| t <sub>SkD</sub>  | Differential Skew  t <sub>PHLD</sub> - t <sub>PLHD</sub>                                                                                                                                                           | $C_L = 20pF, V_{ID} = 200mV$                                                                                   |       |     | 3.0 | ns    | 9, 10, 11      |
| t <sub>Sk1</sub>  | Channel to Channel Skew                                                                                                                                                                                            | $C_L = 20pF, V_{ID} = 200mV$                                                                                   | (2)   |     | 3.0 | ns    | 9, 10, 11      |
| t <sub>Sk2</sub>  | Chip to Chip Skew                                                                                                                                                                                                  | $C_L = 20pF, V_{ID} = 200mV$                                                                                   | (3)   |     | 7.0 | ns    | 9, 10, 11      |
| t <sub>PLZ</sub>  | Disable Time Low to Z                                                                                                                                                                                              | Input pulse = 0V to 3.0V,<br>$V_O = V_{OL} + 0.5V$ ,<br>$R_L = 1K\Omega$ to $V_{CC}$ , $V_I = 1.5V$            |       |     | 20  | ns    | 9, 10, 11      |
| t <sub>PHZ</sub>  | Disable Time High to Z                                                                                                                                                                                             | Input pulse = 0V to 3.0V, $V_I = 1.5V$ , $V_O = V_{OH}$ - 0.5V, $R_L = 1K\Omega$ to Gnd                        |       |     | 20  | ns    | 9, 10, 11      |
| t <sub>PZH</sub>  | Enable Time Z to High                                                                                                                                                                                              | Input pulse = 0V to 3.0V, $V_l = 1.5V$ , $V_O = 50\%$ , $R_L = 1K\Omega$ to Gnd                                |       |     | 20  | ns    | 9, 10, 11      |
| t <sub>PZL</sub>  | Enable Time Z to Low                                                                                                                                                                                               | Input pulse = 0V to 3.0V, $V_I = 1.5V$ , $V_O = 50\%$ , $R_L = 1K\Omega$ to $V_{CC}$                           |       |     | 20  | ns    | 9, 10, 11      |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the "Post Radiation Limits" table. Radiation end point limits for the noted parameters are guaranteed only for the conditions, as specified.
- (2) Channel-to-Channel Skew is defined as the difference between the propagation delay of one channel and that of the others on the same chip with an event on the inputs.
- (3) Chip-to-Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays.

## DS90C032 Electrical Characteristics, AC/DC Post Radiation Limits(1)

| Symbol           | Parameter                                    | Conditions                                       | Notes | Min | Max | Units | Sub-<br>groups |
|------------------|----------------------------------------------|--------------------------------------------------|-------|-----|-----|-------|----------------|
| I <sub>CC</sub>  | No Load Supply Current                       | EN, EN* = V <sub>CC</sub> or Gnd, Inputs Open    |       |     | 20  | mA    | 1              |
|                  |                                              | EN, EN* = 2.4 or 0.5,<br>Inputs Open             |       |     | 20  | mA    | 1              |
| I <sub>CCZ</sub> | No Load Supply Current<br>Receivers Disabled | EN = Gnd, EN* = V <sub>CC</sub> ,<br>Inputs Open |       |     | 20  | mA    | 1              |

Product Folder Links: DS90C032QML

(1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the "Post Radiation Limits" table. Radiation end point limits for the noted parameters are guaranteed only for the conditions, as specified.

init Documentation Feedback



#### **Parameter Measurement Information**

# Figure 3. Generator Son Receiver ENABLED

Figure 4. Receiver Propagation Delay and Transition Time Test Circuit



Figure 5. Receiver Propagation Delay and Transition Time Waveforms



- A. C<sub>L</sub> includes load and test jig capacitance.
- B.  $S_1 = V_{CC}$  for  $t_{PZL}$  and  $t_{PLZ}$  measurements.
- C.  $S_1 = Gnd$  for  $t_{PZH}$  and  $t_{PHZ}$  measurements.

Figure 6. Receiver TRI-STATE Delay Test Circuit



Figure 7. Receiver TRI-STATE Delay Waveforms

Copyright © 2006–2010, Texas Instruments Incorporated

Submit Documentation Feedback



## **Typical Performance Characteristics**













Figure 13.



## **Typical Performance Characteristics (continued)**















#### TYPICAL APPLICATION



Figure 20. Point-to-Point Application

### **APPLICATIONS INFORMATION**

LVDS drivers and receivers are intended to be primarily used in an uncomplicated point-to-point configuration as is shown in *Figure 20*. This configuration provides a clean signaling environment for the quick edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically the characteristic impedance of the media is in the range of  $100\Omega$ . A termination resistor of  $100\Omega$  should be selected to match the media, and is located as close to the receiver input pins as possible. The termination resistor converts the current sourced by the driver into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The DS90C032 differential line receiver is capable of detecting signals as low as 100 mV, over a ±1V common-mode range centered around +1.2V. This is related to the driver offset voltage which is typically +1.2V. The driven signal is centered around this voltage and may shift ±1V around this center point. The ±1V shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise, or a combination of the two. Both receiver input pins should honor their specified operating input voltage range of 0V to +2.4V (measured from each pin to ground), exceeding these limits may turn on the ESD protection circuitry which will clamp the bus voltages.

#### Receiver Failsafe

The LVDS receiver is a high gain, high speed device that amplifies a small differential signal (20mV) to CMOS logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.

The receiver's internal failsafe circuitry is designed to source/sink a small amount of current, providing failsafe protection (a stable known state of HIGH output voltage) for floating and terminated ( $100\Omega$ ) receiver inputs in low noise environment (differential noise < 10mV).

#### Open Input Pins

TheDS90C032 is a quad receiver device, and if an application requires only 1, 2 or 3 receivers, the unused channel(s) inputs should be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pull up and pull down resistors to set the output to a HIGH state. This internal circuitry will guarantee a HIGH, stable output state for open inputs.

## Terminated Input

The DS90C032 requires external failsafe biasing for terminated input failsafe.

Terminated input failsafe is the case of a receiver that has a  $100\Omega$  termination across its inputs and the driver is in the following situations. Unplugged from the bus, or the driver output is in TRI-STATE or in power-off condition. The use of external biasing resistors provide a small bias to set the differential input voltage while the line is un-driven, and therefore the receiver output will be in HIGH state. If the driver is removed from the bus but the cable is still present and floating, the unplugged cable can become a floating antenna that can pick up noise. The LVDS receiver is designed to detect very small amplitude and width signals and recover them to standard logic levels. Thus, if the cable picks up more than 10mV of differential noise, the receiver may respond. To insure that any noise is seen as commonmode and not differential, a balanced interconnect and twisted pair cables is recommended, as they help to ensure that noise is coupled common to both lines and rejected by the receivers.

Operation in environment with greater than 10mV differential noise

Submit Documentation Feedback

Copyright © 2006–2010, Texas Instruments Incorporated



National recommends external failsafe biasing on its LVDS receivers for a number of system level and signal quality reasons. First, only an application that requires failsafe biasing needs to employ it. Second, the amount of failsafe biasing is now an application design parameter and can be custom tailored for the specific application. In applications in low noise environments, they may choose to use a very small bias if any. For applications with less balanced interconnects and/or in high noise environments they may choose to boost failsafe further. Nationals "LVDS Owner's Manual provides detailed calculations for selecting the proper failsafe biasing resistors. Third, the common-mode voltage is biased by the resistors during the un-driven state. This is selected to be close to the nominal driver offset voltage (VOS). Thus when switching between driven and un-driven states, the common-mode modulation on the bus is held to a minimum.

For additional Failsafe Biasing information, please refer to Application Note AN-1194 for more detail.

#### **Pin Descriptions**

| Pin No. (SOIC) | Name             | Description                            |
|----------------|------------------|----------------------------------------|
| 2, 6, 10, 14   | R <sub>I+</sub>  | Non-inverting receiver input pin       |
| 1, 7, 9, 15    | R <sub>I</sub> - | Inverting receiver input pin           |
| 3, 5, 11, 13   | R <sub>O</sub>   | Receiver output pin                    |
| 4              | EN               | Active high enable pin, OR-ed with EN* |
| 12             | EN*              | Active low enable pin, OR-ed with EN   |
| 16             | V <sub>CC</sub>  | Power supply pin, +5V ± 10%            |
| 8              | Gnd              | Ground pin                             |

#### **Radiation Environments**

Careful consideration should be given to environmental conditions when using a product in a radiation environment.

## **Total Ionizing Dose**

Radiation hardness assured (RHA) products are those part numbers with a total ionizing dose (TID) level specified in the Ordering Information table on the front page. Testing and qualification of these products is done on a wafer level according to MIL-STD-883G, Test Method 1019.7, Condition A and the "Extended room temperature anneal test" described in section 3.11 for application environment dose rates less than 0.19 rad(Si)/s. Wafer level TID data is available with lot shipments.

#### Single Event Latch-Up and Functional Interrupt

One time single event latch-up (SEL) and single event functional interrupt (SEFI) testing was preformed according to EIA/JEDEC Standard, EIA/JEDEC57. The linear energy transfer threshold (LETth) shown in the Features on the front page is the maximum LET tested. A test report is available upon request.

#### Single Event Upset

A report on single event upset (SEU) is available upon request.

Product Folder Links: DS90C032QML



# **Table 2. Revision History**

| Released  | Revision | Section                                                                           | Changes                                                                                                                                                                                                      |
|-----------|----------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03/01/06  | A        | New Release, Corporate format                                                     | 1 MDS data sheet converted into Corp. data sheet format. MNDS90C032-X-RH Rev 1B1 will be archived.                                                                                                           |
| 10/10/06  | В        | Applications Information - Pg. 10, Physical Dimensions - Pg. 12                   | Deleted Shorted Inputs paragraph - page 10. Updated Physical Dimensions package drawings E20A, W16A to current revision - page 12. Revision A will be Archived.                                              |
| 05/07/07  | С        | Receiver Table - Pg. 2, Application<br>Information - Pg. 9 & 10                   | Deleted Full Fail-safe OPEN/SHORT or terminated - Page 2. & Paragraph RECEIVER FAIL-SAFE and 1, 2, 3 - Page 9 & 10. Revision B will be Archived.                                                             |
| 9/28/2010 | D        | Order Information Table, General Description,<br>Applications Information section | Copied general description and Receiver Failsafe from commercial d/s DS90C032B, dated Sept. 2003. Removed Code K devices. Added Radiation Environments paragraph to data sheet. Revision C will be Archived. |

Submit Documentation Feedback

Product Folder Links: DS90C032QML





26-Mar-2013

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings                                            | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------|------------------|---------------|--------------|--------------------------------------------------------------|---------|
| 5962-9583401Q2A  | ACTIVE | LCCC         | NAJ                | 20   | 50             | TBD      | Call TI          | Call TI       | -55 to 125   | DS90C032E<br>-QML Q<br>5962-95834<br>01Q2A ACO<br>01Q2A >T   | Samples |
| 5962-9583401VFA  | ACTIVE | CFP          | NAD                | 16   | 19             | TBD      | Call TI          | Call TI       | -55 to 125   | DS90C032W-<br>QMLV Q<br>5962-95834<br>01VFA ACO<br>01VFA >T  | Samples |
| 5962L9583401VFA  | ACTIVE | CFP          | NAD                | 16   | 19             | TBD      | Call TI          | Call TI       | -55 to 125   | DS90C032WL<br>QMLV Q<br>5962L95834<br>01VFA ACO<br>01VFA >T  | Samples |
| 5962L9583401VZA  | ACTIVE | CFP          | NAC                | 16   | 42             | TBD      | Call TI          | Call TI       | -55 to 125   | DS90C032WGL<br>QMLV Q<br>5962L95834<br>01VZA ACO<br>01VZA >T | Samples |
| DS90C032E-QML    | ACTIVE | LCCC         | NAJ                | 20   | 50             | TBD      | Call TI          | Call TI       | -55 to 125   | DS90C032E<br>-QML Q<br>5962-95834<br>01Q2A ACO<br>01Q2A >T   | Samples |
| DS90C032W-QMLV   | ACTIVE | CFP          | NAD                | 16   | 19             | TBD      | Call TI          | Call TI       | -55 to 125   | DS90C032W-<br>QMLV Q<br>5962-95834<br>01VFA ACO<br>01VFA >T  | Samples |
| DS90C032WGLQMLV  | ACTIVE | CFP          | NAC                | 16   | 42             | TBD      | Call TI          | Call TI       | -55 to 125   | DS90C032WGL<br>QMLV Q<br>5962L95834<br>01VZA ACO<br>01VZA >T | Samples |
| DS90C032WLQMLV   | ACTIVE | CFP          | NAD                | 16   | 19             | TBD      | Call TI          | Call TI       | -55 to 125   | DS90C032WL<br>QMLV Q<br>5962L95834                           | Samples |



## PACKAGE OPTION ADDENDUM

26-Mar-2013

| Orderable Device | Status | Package Type |         | Pins |     | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|-----|----------|------------------|---------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty | (2)      |                  | (3)           |              | (4)               |         |
|                  |        |              |         |      | _   |          | _                |               |              | 01VFA ACO         |         |
|                  |        |              |         |      |     |          |                  |               |              | 01VFA >T          |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DS90C032QML, DS90C032QML-SP:

Military: DS90C032QML

Space: DS90C032QML-SP



# **PACKAGE OPTION ADDENDUM**

26-Mar-2013

#### NOTE: Qualified Version Definitions:

- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application









#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>