

# DS89C386 Twelve Channel CMOS Differential Line Receiver

## **General Description**

The DS89C386 is a high speed twelve channel CMOS differential receiver that meets the requirements of TIA/EIA-422-B. The DS89C386 features low power dissipation of 240 mW typical.

Each TRI-STATE® enable, EN, allows the receiver output to be active or in a Hi-impedance off state. Each enable is common to only two receivers for flexibility and multiplexing of receiver outputs.

The receiver output (RO) is guaranteed to be High when the inputs are left open and unterminated. The receiver can detect signals as low and including  $\pm 200$  mV over the common mode range of  $\pm 7$ V. The receiver outputs (RO) are compatible with both TTL and CMOS levels.

#### **Features**

- Low power design—240 mW typical
- Meets TIA/EIA-422-B (RS-422)
- Receiver OPEN input failsafe feature
- Guaranteed AC parameters:
  - Maximum receiver skew -4 ns
  - Maximum transition time -9 ns
- High Output Drive Capability: ±6 mA
- Available in SSOP packaging:
   Requires 30% less PCB space than 3 DS34C86TMs

#### **Connection Diagram**

#### 48L SSOP DS89C386



Order Number DS89C386TMEA See NS Package Number MS48A

## **Function Diagram**



1/6 of package

TL/F/12085-2

#### **Truth Table**

| Enable | Inputs                  | Output |
|--------|-------------------------|--------|
| EN     | RI-RI*                  | RO     |
| L      | X                       | Z      |
| Н      | ≥ 200 mV or OPEN†       | н      |
| н      | ≤ -200 mV               | L      |
| Н      | +200 mV > and > -200 mV | х      |

†Not terminated.

TL/F/12085-1

# Absolute Maximum Ratings (Notes 1 & 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Office, Dieta Date of the availability at     | ia oposinoanone. |
|-----------------------------------------------|------------------|
| Supply Voltage (V <sub>CC</sub> )             | −0.5 to 7V       |
| Input Common Mode Range (V <sub>CM</sub> )    | ± 14V            |
| Differential Input Voltage (VDIFF)            | ±14V             |
| Enable Input Voltage (VIN)                    | 7V               |
| Storage Temperature Range (T <sub>STG</sub> ) | -65°C to +150°C  |
| Lead Temperature (Soldering 4 sec)            | 260°C            |
| Maximum Power Dissipation at 25°C (N          | Note 4)          |
| SSOP Package                                  | 1359 mW          |
|                                               |                  |

**Current Per Output** 

This device does not meet 2000V ESD rating. (Note 5)

## **Operating Conditions**

|                                               | Min  | Max  | Unit |
|-----------------------------------------------|------|------|------|
| Supply Voltage (V <sub>CC</sub> )             | 4.50 | 5.50 | ٧    |
| Operating Temperature Range (T <sub>A</sub> ) |      |      |      |
| DS89C386T                                     | -40  | + 85 | °C   |
| Enable Input Rise or Fall Times               |      | 500  | ns   |

# DC Electrical Characteristics $V_{CC} = 5V \pm 10\%$ (unless otherwise specified) (Note 3)

± 25 mA

| Symbol            | Parameter                        | Conditions                                                      | Min  | Тур  | Max   | Units       |
|-------------------|----------------------------------|-----------------------------------------------------------------|------|------|-------|-------------|
| V <sub>TH</sub>   | Differential Input Voltage       | $V_{OUT} = V_{OH} \text{ or } V_{OL}$ $-7V < V_{CM} < +7V$      | -200 | ±35  | +200  | mV          |
| V <sub>HYST</sub> | Input Hysteresis                 | V <sub>CM</sub> = 0V                                            |      | 70   |       | m۷          |
| R <sub>IN</sub>   | Input Resistance                 | $V_{IN} = -7V, +7V$<br>(Other Input = GND)                      | 5.0  | 6.8  | 10    | kΩ          |
| I <sub>IN</sub>   | Input Current                    | V <sub>IN</sub> = +10V, Other Input = GND                       |      | +1.1 | + 1.5 | mA          |
|                   | (Under Test)                     | V <sub>IN</sub> = -10V, Other Input = GND                       |      | -2.0 | -2.5  | mA          |
| V <sub>OH</sub>   | High Level Output Voltage        | $V_{CC} = Min., V_{(DIFF)} = +1V$ $I_{OUT} = -6.0 \text{ mA}$   | 3.8  | 4.2  |       | <b>&gt;</b> |
| V <sub>OL</sub>   | Low Level Output Voltage         | $V_{CC} = Max., V_{(DIFF)} = -1V$<br>$I_{OUT} = 6.0 \text{ mA}$ |      | 0.2  | 0.3   | ٧           |
| V <sub>IH</sub>   | Enable High Input Level Voltage  |                                                                 | 2.0  |      | Vcc   | ٧           |
| V <sub>IL</sub>   | Enable Low Input Level Voltage   |                                                                 | GND  |      | 0.8   | ٧           |
| loz               | TRI-STATE Output Leakage Current | V <sub>OUT</sub> = V <sub>CC</sub> or GND, EN = V <sub>IL</sub> |      | ±0.5 | ±5.0  | μΑ          |
| l <sub>l</sub>    | Enable Input Current             | V <sub>IN</sub> = V <sub>CC</sub> or GND                        |      |      | ±1.0  | μΑ          |
| lcc               | Quiescent Power Supply Current   | V <sub>CC</sub> = Max., V <sub>(DIFF)</sub> = +1V               |      | 48   | 69    | mA          |

# AC Electrical Characteristics $V_{CC} = 5V \pm 10\%$ (Note 3) (Figures 1, 2, and 3)

| Symbol                                            | Parameter                             | Conditions                                                  | Min | Тур | Max | Units |
|---------------------------------------------------|---------------------------------------|-------------------------------------------------------------|-----|-----|-----|-------|
| <sup>t</sup> PLH <sup>,</sup><br><sup>t</sup> PHL | Propagation Delay<br>Input to Output  | $C_L = 50 \text{ pF}$ $V_{DIFF} = 2.5V$ $V_{CM} = 0V$       | 10  | 19  | 30  | ns    |
| <sup>t</sup> sĸ                                   | Skew                                  | $C_L = 50 \text{ pF}$<br>$V_{DIFF} = 2.5V$<br>$V_{CM} = 0V$ | 0   | 2   | 4   | ns    |
| tRISE,<br>tFALL                                   | Output Rise and<br>Fall Times         | $C_L = 50 \text{ pF}$ $V_{DIFF} = 2.5V$ $V_{CM} = 0V$       |     | 4   | 9   | ns    |
| <sup>t</sup> PLZ,<br><sup>t</sup> PHZ             | Propagation Delay<br>ENABLE to Output | $C_L = 50 \text{ pF}$ $R_L = 1000\Omega$ $V_{DIFF} = 2.5V$  |     | 13  | 18  | ns    |
| <sup>t</sup> PZL <sup>,</sup><br><sup>t</sup> PZH | Propagation Delay<br>ENABLE to Output | $C_L = 50 \text{ pF}$ $R_L = 1000\Omega$ $V_{DIFF} = 2.5V$  |     | 13  | 21  | ns    |

Note 1: Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Unless otherwise specified, all voltages are referenced to ground.

Note 3: Unless otherwise specified, Min/Max limits apply across the operating temperature range.

All typicals are given for  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$ .

Note 4: Ratings apply to ambient temperature at 25°C. Above this temperature derate SSOP (MEA) Package 10.9 mW/°C.

Note 5: ESD Rating: HEM (1.5 kΩ, 100 pF)

Inputs  $\geq 2000V$ Outputs  $\geq 1000V$ EIAJ (0 $\Omega$ , 200 pF) All Pins  $\geq 350V$ 

# **Logic Diagram**



# **Parameter Measurement Information**



FIGURE 1. Propagation Delays

TL/F/12085-4

TL/F/12085-5

C<sub>L</sub> includes load and test jig capacitance.

- S1 = V<sub>CC</sub> for t<sub>PZL</sub>, and t<sub>PLZ</sub> measurements.
- S1 = GND for tpZH, and tpHZ measurements.
- S1 = Open for tpLH, tpHL, and tSK.



FIGURE 2. Test Circuit for Switching Characteristics



FIGURE 3. TRI-STATE Output Enable and Disable Waveforms

## **Application Information**



\*R<sub>T</sub> is optional although highly recommended to reduce reflections.

FIGURE 4. Two-Wire Balanced System, RS-422

#### **SKEW**

Skew may be thought of in a lot of different ways, the next few paragraphs should clarify what is represented by  $t_{\rm SK}$  in this datasheet and how it is determined. Skew, as used in this databook, is the absolute value of a mathematical difference between two propagation delays. This is commonly accepted throughout the semiconductor industry. However, there is no standardized method of measuring propagation delay, from which skew is calculated, of differential line receivers. Elucidating, the voltage level, at which propagation delays are measured, on both input and output waveforms are not always consistant. Therefore, skew calculated in this datasheet, may not be calculated the same as skew defined in another. This is important to remember whenever making a skew comparison.

Skew may be calculated for the DS89C386, from many different propagation delay measurements. They may be classified into two categories, single-ended and differential. Single-ended skew is calculated from tpHL and tpLH propagation delay measurements (see *Figures 5* and 6). Differential skew is calculated from tpHLD and tpLHD differential propagation delay measurements (see *Figures 7* and 6).



TL/F/12085-7

FIGURE 5. Circuits for Measuring Single-Ended Propagation Delays (See *Figure 6*)

#### Waveforms for Circuit 1



#### Waveforms for Circuit 2



FIGURE 6. Propagation Delay Waveforms for Circuit 1 and Circuit 2 (See Figure 5)

#### **Application Information (Continued)**

In Figure 6, VX, where X is a number, is the waveform voltage level at which the propagation delay measurement either starts or stops. Furthermore, V1 and V2 are normally identical. The same is true for V3 and V4. However, as mentioned before, these levels are not standardized and may vary, even with similar devices from other companies. Also note, V<sub>REF</sub> in Figure 1 should equal V1 and V2 in Figure 6. The single-ended skew provides information about the pulse width distortion of the output waveform. The lower the skew, the less the output waveform will be distorted. For best case, skew would be zero, and the output duty cycle would be 50%. assuming the input has a 50% duty cycle.



FIGURE 7. Circuit for Measuring Differential Propagation Delays (See *Figure 8*)



FIGURE 8. Propagation Delay Waveforms for Circuit 3 (see Figure 7)

For differential propagation delays, V1 may not equal V2. Furthermore, the crossing point of RI and RI\* corresponds to zero volts on the differential waveform. (See middle waveform in *Figure 8*.) This is true whether V1 equals V2 or not. However, if V1 and V2 are specified voltages, then V1 and V2 are less likely to be equal to the crossing point voltage. Thus, the differential propagation delays will not be measured from zero volts on the differential waveform.

The differential skew also provides information about the pulse width distortion of the output waveform relative to the differential input waveform. The higher the skew, the greater the distortion of the output waveform. Assuming the differential input has a 50% duty cycle, the output will have a 50% duty cycle if skew equals zero and less than a 50% duty cycle if skew is greater than zero.

Only  $t_{SK}$  is specified in this datasheet for the DS89C386.  $t_{SK}$  is measured single-endedly but corresponds to differential skew. Because, for single-ended skew, when  $V_{REF}$  equals V1 and V2,  $t_{PHL}$  equals  $t_{PHLD}$  when  $t_{PHLD}$  is measured from the crossing point.

More information can be calculated from the propagation delays. The channel to channel and device to device skew may be calculated in addition to the types of skew mentioned previously. These parameters provide timing performance information beneficial when designing. The channel to channel skew is calculated from the variation in propagation delay from receiver to receiver within one package. The device to device skew is calculated from the variation in propagation delay from one DS89C386 to another DS89C386.

For the DS89C386, the maximum channel to channel skew is 20 ns ( $t_p$  max— $t_p$  min) where  $t_p$  is the low to high or high to low propagation delay. The minimum channel to channel skew is 0 ns since it is possible for all 12 receivers to have identical propagation delays. Note, this is best and worst case calculations used whenever  $t_{SK}$  (channel) is not independently characterized and specified in the datasheet. The device to device skew may be calculated in the same way and the results are identical. Therefore, the device to device skew is 20 ns and 0 ns maximum and minimum respectively.

TABLE I. DS89C386 Skew Table

| Parameter                 | Min | Тур | Max | Units |
|---------------------------|-----|-----|-----|-------|
| t <sub>SK</sub> (diff.)   | 0   | 2   | 4   | ns    |
| t <sub>SK</sub> (channel) | 0   |     | 20  | ns    |
| t <sub>SK</sub> (device)  | 0   |     | 20  | ns    |

Note  $t_{SK}$  (diff.) in Table I is the same as  $t_{SK}$  in the data-sheet. Also,  $t_{SK}$  (channel) and  $t_{SK}$  (device) are calculations, but are guaranteed by the propagation delay tests. Both  $t_{SK}$  (channel) and  $t_{SK}$  (device) would normally be tighter whenever specified from characterization data.

The information in this section of the datasheet is to help clarify how skew is defined in this datasheet. This should help when designing the DS89C386 into most applications.

# **Typical Performance Characteristics**

Receiver Input Voltage vs Receiver Input Current (Notes 6 and 7)



TL/F/12085-14

**Note 6:** The DS89C386 is V.11 compatible.  $I_{\rm IN}$  (RI input) is not  $\geq 0$  when  $V_{\rm IN}$  = 3V due to internal failsafe bias resistors (see *Figure 6*). See ITU V.11 for complete conditions.

Note 7: Failsafe (open inputs) is maintained over entire common mode range and operating range  $\pm\,10V$ .

# **DS89C386 Equivalent Input/Output Circuits**



FIGURE 10. Receiver Input Equivalent Circuit

P RO OUTPUT

FIGURE 11. Receiver Output Equivalent Circuit



TL/F/12085-15

FIGURE 12. Receiver Enable Equivalent Circuit

# **Pin Descriptions**

#### TABLE II. Device Pin Names and Descriptions

| Pin Name         |                                         |
|------------------|-----------------------------------------|
| rin Name         | Pin Description                         |
| RO               | TTL/CMOS Compatible Receiver Output Pin |
| RI               | Non-Inverting Signal Receiver Input Pin |
| RI*              | Inverting Signal Receiver Input Pin     |
| EN               | Active High Dual Receiver Enabling Pin  |
| V <sub>C</sub> C | Positive Power Supply Pin +5 ±10%       |
| GND              | Device Ground Pin                       |
| NC               | Unused Pin (NOT CONNECTED)              |
|                  | RO RI RI* EN VCC GND                    |