**JS3884**Å

National Semiconductor

## DS3884A BTL Handshake Transceiver MIL-STD-883

### General Description—(MIL Only)

The DS3884A is pin to pin and functionally compatible with the DS3884. The DS3884A is a speed and power enhanced version of the DS3884. There are two minor differences between the DS3884 and DS3884A.

The external resistor used in the DS3884A is different from that used in the DS3884. REXT for the DS3884 is 6.2k while REXT for the DS3884A is 15 k $\Omega$ . The available filter settings for the DS3884A are 5 ns, 10 ns, 14 ns, 20 ns, while the settings for the DS3884 are 5 ns, 7.5 ns, 15 ns, and 25 ns.

#### Features

- Fast propagation delay
- 6-bit BTL transceiver
- Selective receiver glitch filtering (FR1-FR3)

 Meets 1194.1 Standard on Backplane Transceiver Logic (BTL)

PRELIMINARY

- Supports live insertion
- Glitch free power-up/down protection
- Typically less than 5 pF bus-port capacitance
- Low Bus-port voltage swing (typically 1V) at 80 mA
- TTL compatible driver and control inputs
- Separate TTL I/O
- Open collector bus-port outputs allow Wired-OR connection
- Controlled rise and fall time to reduce noise coupling to adjacent lines
- Built in Bandgap reference with separate QV<sub>CC</sub> and QGND pins for precise receiver thresholds
- Individual Bus-port ground pins
- Product offered in glass sealed CERPAK

## **Connection Diagram**



Order Number DS3884AW/883 See NS Package Number WA48A



#### General Description (Continued)

The DS3884A is one in a series of transceivers designed specifically for the implementation of high performance Futurebus + and proprietary bus interfaces. The DS3884A is a BTL 6-bit Handshake Transceiver designed to conform to IEEE 1194.1 (Backplane Transceiver Logic—BTL). Utilization of the DS3884A simplifies the implementation of all handshake signals which require Wired-OR glitch filtering. Three of the six bits have an additional parallel Wired-OR filtered receive output giving a total of nine receiver outputs.

In Wired-OR applications, the glitch generated as drivers are released from the bus, is dependent upon the backplane and parasitic wiring components causing the characteristics of the glitch to vary in pulse width and amplitude. To accommodate this variation the DS3884A features two pins defined as PS1 and PS2 which allow selection of a 5 ns, 10 ns, 14 ns and 24 ns filter setting to optimize glitch filtering for a given situation. The REXT pin is issued in conjunction with the filtering circuitry and requires a 15 k $\Omega$  resistor to ground. For additional information on Wired-OR glitch, reference Application Note AN-774.

The DS3884A driver output configuration is an NPN open collector which allows Wired-OR connection on the bus. Each driver output incorporates a Schottky diode in series with its collector to isolate the transistor output capacitance from the bus thus reducing the bus loading in the inactive state. The combined output capacitance of the driver and receiver input is typically less than 5 pF. The driver also has high sink current capability to comply with the bus loading requirements defined within IEEE 1194.1 BTL specification.

Backplane Transceiver Logic (BTL) is a signaling standard that was invented and first introduced by National Semiconductor, then developed by the IEEE to enhance the performance of backplane buses. BTL compatible transceivers feature low output capacitance drivers to minimize bus loading, a 1V nominal signal swing for reduced power consumption and receivers with precision thresholds for maximum noise immunity. The BTL standard eliminates settling time delays that severely limit TTL bus performance, and thus provide significantly higher bus transfer rates. The backplane bus is intended to be operated with termination resistors (selected to match the bus impedance) connected to 2.1V at both ends. The low voltage is typically 1V.

Separate ground pins are provided for each BTL output to minimize induced ground noise during simultaneous switching.

The device's unique driver circuitry meets a maximum slew rate of 0.5V/ns which allows controlled rise and fall times to reduce noise coupling to adjacent lines.

The transceiver's high impedance control and driver inputs are fully TTL compatible.

The receiver is a high speed comparator that utilizes a bandgap reference for precision threshold control allowing maximum noise immunity to the BTL 1V signaling level.

Separate QV<sub>CC</sub> and QGND pins are provided to minimize the effects of high current switching noise. Output pins FR1-FR3 are the filtered outputs and R1-R6 are the unfiltered outputs. All receiver outputs are fully TTL compatible. The DS3884A supports live insertion as defined for Future-bus + through the LI (Live Insertion) pin. To implement live

insertion the LI pin should be connected to the live insertion power connector. If this function is not supported the LI pin must be tied to the  $V_{CC}$  pin. The DS3884A also provides power up/down glitch free protection during power sequencing.

The DS3884A has two types of power connections in addition to the LI pin. They are the Logic  $V_{CC}$  ( $V_{CC}$ ) and the Quiet  $V_{CC}$  (QV<sub>CC</sub>). There are two  $V_{CC}$  pins on the DS3884A that provide the supply voltage for the logic and control circuitry. Multiple connections are provided to reduce the effects of package inductance and thereby minimize switching noise. As these pins are common to the  $V_{CC}$  bus internal to the device, a voltage difference should never exist between these pins and the voltage difference between  $V_{CC}$  and  $QV_{CC}$  should never exceed  $\pm 0.5V$  because of ESD circuitry. Additionally, the ESD circuitry between the  $V_{CC}$  pins and all other pins except for BTL I/O's and LI pins requires that any voltage on these pins should not exceed the voltage on  $V_{CC}$  + 0.5V.

There are three different types of ground pins on the DS3884A. They are the logic ground (GND), BTL grounds (B1GND-B6GND) and the Bandgap reference ground (QGND). All of these ground reference pins are isolated within the chip to minimize the effects of high current switching transients. For optimum performance the QGND should be returned to the connector through a quiet channel that does not carry transient switching current. The GND and B1GND-B6GND should be connected to the nearest back-plane ground pin with the shortest possible path.

Since many different grounding schemes could be implemented and ESD circuitry exist on the DS3884A, it is important to note that any voltage difference between ground pins, QGND, GND or B1GND-B6GND should not exceed ±5V including power up/down sequencing.

Additional transceivers included in the military Futurebus + family are; the DS3885 BTL Arbitration Transceiver with arbitration competition logic for the AB <7:0> / ABP signal lines, and the DS3886A BTL 9-bit Latching Data Transceiver er featuring edge triggered latches in the driver which may be bypassed during a fall-through mode and a transparent latch in the receiver.

The DS3875 Arbitration Controller included in the Futurebus+ family supports all the required and optional modes for Futurebus+ arbitration protocol. It is designed to be used in conjunction with the DS3884A and DS3885 transceivers.

The Logical Interface Futurebus + Engine (LIFE) is a high performance Futurebus + Protocol Controller designed for IEEE 896.1-1991. The LIFE will handle all handshaking signals between the Futurebus + and the local bus interface. The Protocol Controller supports the Futurebus + compelled mode data transfer as both master and slave. The Protocol Controller can be configured to operate in compliance to IEEE 896.2 Profile B mode. The LIFE is 896.5 compatible. The LIFE incorporates a DMA controller and 64-bit FIFO's for fast queuing.

All of the transceivers are offered in 48-pin Cerpak high density package styles.



#### Absolute Maximum Ratings (Note 1)

The 883 specifications are written to reflect the Reliability Electrical Test Specifications (RETS) established by National Semiconductor for this product. For a copy of the latest RETS please contact your local National Semiconductor sales office or distributor.

| Commoditation of the other of    |             |         | (m. 1 |
|----------------------------------|-------------|---------|-------|
| Supply Voltage                   |             | 6.5V    |       |
| Control Input Voltage            |             | 6.5V    |       |
| Driver Input and Receiver Output |             | 5.5V    |       |
| Receiver Input Current           |             | ± 15 mA |       |
| Bus Termination Voltage          |             | 2.4V    | 2     |
| Power Dissipation at 125°C       | * 1 ··· · · | 0.58W   |       |
|                                  |             | ×       |       |

Mr. Mr. Mr. L. M. Y.Y.

 Storage Temperature Range
 -65°C to +150°C

 Lead Temperature (Soldering, 4 seconds)
 260°C

#### **Recommended Operating** Conditions

. 3

| Supply Voltage, V <sub>CC</sub> | 4.5V-5.5V       |
|---------------------------------|-----------------|
| Bus Termination Voltage (VT)    | 2.06V-2.14V     |
| Operating Free Air Temperature  | -55°C to +125°C |

## DC Electrical Characteristics (Notes 2 and 3) $T_A = -55^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 5V \pm 10\%$

| Symbol           | Parameter                                  | Conditions                                            | Min  | Тур  | Max   | Units |
|------------------|--------------------------------------------|-------------------------------------------------------|------|------|-------|-------|
| RIVER AN         | D CONTROL INPUT: (Dn, DE*, PS              | 1 and PS2)                                            |      | a.   |       |       |
| VIH              | Minimum Input High Voltage                 |                                                       | 2.0  | 1    |       | V     |
| VIL              | Maximum Input Low Voltage                  |                                                       |      |      | 0.8   | * V   |
| h i              | Input Leakage Current                      | $V_{IN} = V_{CC} = 5.5V$                              |      |      | 100   | μA    |
| IIH              | Input High Current                         | $V_{IN} = 2.4V$                                       |      |      | 40    | μΑ    |
| Ι <sub>ΙL</sub>  | Input Low Current                          | $V_{IN} = 0.5V$                                       |      |      | - 100 | μΑ    |
| V <sub>CL</sub>  | Input Diode Clamp Voltage                  | $I_{CLAMP} = -12  mA$                                 |      |      | -1.2  | v     |
| RIVER OU         | TPUT/RECEIVER INPUT: (Bn)                  |                                                       |      | _    |       |       |
| V <sub>OLB</sub> | Output Low Bus Voltage<br>(Note 5)         | $Dn = 2.4V, DE^* = 0V,$<br>$I_{OL} = 80 \text{ mA}$   | 0.75 | 1.0  | 1.1   | v     |
| IOLBZ            | Output Low Bus Current                     | Dn = 0.5V, DE* = 2.4V, Bn = 0.75V                     |      |      | 100   | μA    |
| IOHBZ            | Output High Bus Current                    | Dn = 0.5V, DE* = 2.4V, Bn = 2.1V                      |      |      | 100   | μA    |
| OLB              | Output Low Bus Current                     | Dn = 0.5V, DE* = 0V, Bn = 0.75V                       |      |      | 220   | μΑ    |
| Юнв              | Output High Bus Current                    | Dn = 0.5V, DE* = 0V, Bn = 2.1V                        |      |      | 350   | μΑ    |
| V <sub>TH</sub>  | Receiver Input Threshold                   | DE* = 2.4V                                            | 1.47 | 1.55 | 1.62  | v     |
| V <sub>CLP</sub> | Positive Clamp Voltage                     | $V_{CC} = Max \text{ or } 0V, I_{Bn} = 1 \text{ mA}$  | 2.4  | 3.4  | 4.5   | v     |
|                  |                                            | $V_{CC} = Max \text{ or } 0V, I_{Bn} = 10 \text{ mA}$ | 2.9  | 3.9  | 5.0   | v     |
| V <sub>CLN</sub> | Negative Clamp Voltage                     | $I_{CLAMP} = -12  mA$                                 |      |      | - 1.2 | v     |
| ECEIVER (        | OUTPUT: (FRn and Rn)                       |                                                       |      |      |       |       |
| V <sub>OH</sub>  | Voltage Output High                        | Bn = 1.1V, DE* = 2.4V, $I_{OH} = -2 \text{ mA}$       | 2.4  | 3.2  |       | v     |
| VOL              | Voltage Output Low                         | $Bn = 2.1V, DE^* = 2.4V, I_{OL} = 24 \text{ mA}$      |      | 0.35 | 0.5   | v     |
|                  |                                            | Bn = 2.1V, DE* = 2.4V, $I_{OL}$ = 8 mA                |      | 0.35 | 0.4   | v     |
| los              | Output Short Circuit Current               | Bn = 1.1V, DE* = 2.4V (Note 4)                        | -40  | -70  | - 100 | mA    |
|                  | RRENT                                      |                                                       |      |      |       |       |
| lcc              | Supply Current: Includes V <sub>CC</sub> , | DE* = 0.5V, All Dn = 2.4V                             |      | 50   | 90    | mA    |
|                  | QV <sub>CC</sub> and LI                    | DE* = 2.4V, All Bn = 2.1V                             |      | 50   | 80    | mA    |
| lu               | Live Insertion Current                     | DE* = 2.4V, All Dn = 0.5V                             |      | 1    | 3     | mA    |
|                  |                                            | DE* = 0.5V, All Dn = 2.4V                             |      | 2    | 5     | mA    |

Note 1: "Absolute Maximum Ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provide conditions for actual device operation.

#### **DC Electrical Characteristics** (Notes 2 and 3) $T_A = -55^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 5V \pm 10\%$ (Continued)

Note 2: All input and/or output pins shall not exceed  $V_{CC}$  plus 0.5V and shall not exceed the absolute maximum rating at anytime, including power-up and powerdown. This prevents the ESD structure from being damaged due to excessive currents flowing from the input and/or output pins to  $QV_{CC}$  and  $V_{CC}$ . There is a diode between each input and/or output to  $V_{CC}$  which is forward biased when incorrect sequencing is applied. Alternatively, a current limiting resistor can be used when pulling-up the inputs to prevent damage. The current into any input/output pin shall be no greater than 50 mA. Exception, LI and Bn pins do not have power sequencing requirements with respect to  $V_{CC}$  and  $QV_{CC}$ . Furthermore, the difference between  $V_{CC}$  and  $QV_{CC}$  should never be greater than 0.5V at any time including power-up.

Note 3: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified. All typical values are specified under these conditions.: V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C unless otherwise stated.

Note 4: Only one output should be shorted at a time, and duration of the short should not exceed one second.

Note 5: Referenced to appropriate signal ground. Do not exceed maximum power dissipation of package.

## AC Electrical Characteristics $T_A = -55^{\circ}C$ to $+ 125^{\circ}C$ , $V_{CC} = 5V \pm 10\%$ (Note 6)

| Symbol            | Parameter                             |              | Conditions                                                                                               | Min | Тур | Max | Units |
|-------------------|---------------------------------------|--------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| DRIVER            |                                       |              |                                                                                                          |     |     |     |       |
| tPHL              | Dn to Bn                              | Prop. Delay  | DE* = 0V                                                                                                 | 1   |     | 7   | ns    |
| tPLH              |                                       |              | (Figures 1, 2)                                                                                           | 1   |     | 6   | ns    |
| t <sub>PHL</sub>  | DE* to Bn                             | Enable Time  | Dn = 3V                                                                                                  | 2   | 4   | 9   | ns    |
| tPLH              |                                       | Disable Time | (Figures 1, 3)                                                                                           | 2   | 4   | 7   | ns    |
| tr                | Transition Time-                      | Rise/Fall    | (Figures 1, 2)                                                                                           | 1   | 2   | 3.5 | ns    |
| t <sub>f</sub>    | 20% to 80%                            |              |                                                                                                          | 1   | 2   | 4.5 | ns    |
| SR                | Skew Rate is Cal<br>from 1.3V to 1.8V |              | (Note 11)                                                                                                |     |     | 0.5 | V/ns  |
| t <sub>skew</sub> | Skew between Dr<br>the Same Packag    |              | (Note 7)                                                                                                 |     | 1   | 5   | ns    |
| RECEIVER          |                                       |              |                                                                                                          |     |     |     |       |
| tPHL              | Bn to Rn                              | Prop. Delay  | DE* = 3V                                                                                                 | 2   |     | 6   | ns    |
| t <sub>PLH</sub>  |                                       |              | (Figures 4, 5)                                                                                           | 2   |     | 6   | ns    |
| t <sub>skew</sub> | Skew between Re<br>Same Package       | eceivers in  | (Note 7)                                                                                                 |     |     | 3   | ns    |
| ILTERED R         | ECEIVER                               |              |                                                                                                          |     |     |     |       |
| t <sub>PHL</sub>  | Bn to FRn                             | Prop. Delay  | $PS1 = 0V PS2 = 0V DE^* = 3V$<br>(Figures 4, 5), $R_{EXT} = 15 k\Omega$                                  | 6   | 13  | 17  | ns    |
|                   |                                       |              | $PS1 = 0V PS2 = 3V DE^* = 3V$<br>(Figures 4, 5), $R_{EXT} = 15 k\Omega$                                  | 11  | 16  | 23  | ns    |
|                   |                                       |              | $\begin{array}{l} PS1=3V  PS2=0V  DE^*=3V \\ \textit{(Figures 4, 5), } R_{EXT}=15 \ k\Omega \end{array}$ | 16  | 21  | 29  | ns    |
|                   |                                       |              | $PS1 = 3V PS2 = 3V DE^* = 3V$<br>(Figures 4, 5), $R_{EXT} = 15 k\Omega$                                  | 22  | 33  | 49  | ns    |
| t <sub>PLH</sub>  | Bn to FRn                             | Prop. Delay  | DE* = 3V <i>(Figures 4, 5)</i> (Note 8)<br>R <sub>EXT</sub> = 15 kΩ                                      | 2   |     | 8   | ns    |
| t <sub>GR</sub>   | Glitch Rejection                      |              | PS1 = 0V PS2 = 0V DE* = 3V<br>( <i>Figures 4</i> , <i>6</i> ), R <sub>EXT</sub> = 15 kΩ                  | 5   |     | 16  | ns    |
|                   |                                       |              | $PS1 = 0V PS2 = 3V DE^* = 3V$<br>(Figures 4, 6), $R_{EXT} = 15 k\Omega$                                  | 10  |     | 21  | ns    |
|                   |                                       |              | $PS1 = 3V PS2 = 0V DE^* = 3V$<br>(Figures 4, 6), $R_{EXT} = 15 k\Omega$                                  | 14  |     | 27  | ns    |
|                   |                                       |              | PS1 = 3V PS2 = 3V DE* = 3V<br>( <i>Figures 4, 6</i> ), R <sub>EXT</sub> = 15 kΩ                          | 20  |     | 47  | ns    |

| Symbol          | Parame             | ter         | Conditions                                  | Min | Тур | Max | Units |
|-----------------|--------------------|-------------|---------------------------------------------|-----|-----|-----|-------|
| FILTERED RE     | CEIVER TIMING REQU | REMENTS     |                                             |     |     |     | ÷.    |
| ts              | PSn to Bn          | Set-Up Time | ( <i>Figure 7</i> ), $R_{EXT} = 15 k\Omega$ | 250 |     |     | ns    |
| PARAMETER       | S NOT TESTED       |             |                                             |     | _   |     | 3     |
| Coutput         | Capacitance at Bn  |             | (Note 9)                                    |     | 5   |     | pF    |
| t <sub>NR</sub> | Noise Rejection    |             | (Note 10)                                   |     | 1   |     | ns    |

Note 6: Input waveforms shall have a rise/fall time of 3 ns.

Note 7: t<sub>skew</sub> is an absolute value defined as differences seen in propagation delays between drivers in the same package with identical load conditions. Note 8: Filtered receiver t<sub>PLH</sub> is independent of filter setting.

Note 9: The parameter is tested using TDR techniques described in P1194.0 BTL Backplane Design Guide.

Note 10: This parameter is tested during device characterization. The measurements revealed that the part will reject 1 ns pulse width.

Note 11: Futurebus+ transceivers are required to limit bus signal rise and fall times to no faster than 0.5V/ns, measured between 1.3V and 1.8V (approximately

20% to 80% of nominal voltage swing). The rise and fall times are measured with a transceiver loading equivalent to 12.5Ω tied to +2.1V DC.

#### **Pin Descriptions**

| Pin Name         | Number of<br>Pins | Input/<br>Output | Description                                                                                                                                                                                                                                                     |
|------------------|-------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B1-B6            | 6                 | 1/0              | BTL receiver input and driver output                                                                                                                                                                                                                            |
| B1GND-B6GND      | 6                 | NA               | Driver output ground reduces bounce due to<br>high current switching of driver outputs<br>(Note 12)                                                                                                                                                             |
| DE*              | 1                 | l                | Driver Enable Low                                                                                                                                                                                                                                               |
| D1-D6            | 6                 | I                | TTL Driver Input                                                                                                                                                                                                                                                |
| FR1-FR3          | 3                 | 0                | TTL Filtered Receiver Output                                                                                                                                                                                                                                    |
| GND              | 3                 | NA               | Ground reference for switching circuits.<br>(Note 12)                                                                                                                                                                                                           |
| L                | 1                 | NA               | Power supply for live insertion. Boards that<br>require live insertion should connect LI to the<br>live insertion pin on the connector. (Note 13)                                                                                                               |
| NC               | 8                 | NA               | No Connect                                                                                                                                                                                                                                                      |
| PS1, PS2         | 2                 | I                | Pulse Width Selection pin determines glitch filter<br>setting (Note 14)                                                                                                                                                                                         |
| R1-R6            | 6                 | 0                | TTL Receiver Output                                                                                                                                                                                                                                             |
| REXT             | 1                 | NA               | External Resistor pin. External resistor is used for internal biasing of filter circuitry. The 15 k $\Omega$ resistor shall be connected between REXT and GND. The resistor shall have a tolerance of 1% and a temperature coefficient of 100 ppm/°C or better. |
| QGND             | 2                 | NA               | Ground reference for receiver input bandgap<br>reference and non-switching circuits (Note 12)                                                                                                                                                                   |
| QV <sub>CC</sub> | 1                 | NA               | V <sub>CC</sub> supply for bandgap reference and non-<br>switching circuits (Note 13)                                                                                                                                                                           |
| V <sub>CC</sub>  | 2                 | NA               | V <sub>CC</sub> supply for switching circuits (Note 13)                                                                                                                                                                                                         |

Note 12: the multiplicity of grounds reduces the effective inductance of bonding wires and leads, which then reduces the noise caused by transients on the ground path. The various ground pins can be tied together provided that the external ground has low inductance (i.e., ground plane with power pins and many signal pins connected to the backplane ground). If the external ground floats considerably during transients, precautionary steps should be taken to prevent GGND from moving with reference to the backplane grounds. The receiver threshold should have the same ground reference as the signal coming from the backplane. A voltage offset between their grounds will degrade the noise margin.

Note 13: The same considerations for ground are used for V<sub>CC</sub> in reducing lead inductance (see Note 12). QV<sub>CC</sub> and V<sub>CC</sub> should be tied together externally. If live insertion is not supported, the LI pin can be tied together with QV<sub>CC</sub> and V<sub>CC</sub>.

Note 14: See AC characteristics for filter setting.

# DS3884A

## **Truth Table**

| DE* | Dn | FRn | Rn | Bn |
|-----|----|-----|----|----|
| н   | х  | н   | н  | L  |
| н   | х  | L   | L  | н  |
| L   | н  | н   | н  | L  |
| L   | L  | L   | L  | н  |

Note 1: X: High or low logic state

Note 2: L: Low state

Note 3: H: High state

Note 4: L-H: Low to high transition







FIGURE 3. Driver: DE\* to Bn



FIGURE 5. Receiver: Bn to FRn, Bn to Rn

## **Glitch Filter Table**

| PS1 | PS2 | Filter Setting |
|-----|-----|----------------|
| L   | L   | 5 ns           |
| L   | н   | 10 ns          |
| н   | L   | 14 ns          |
| н   | н   | 20 ns          |











FIGURE 6. Receiver:  $t_{QR}$ , FRn(min) = 2V





FIGURE 7. Receiver: PSn to Bn