## www.maxim-ic.com

## FEATURES

- 10 years minimum data retention in the absence of external power
- Data is automatically protected during power loss
- Unlimited write cycles
- Low-power CMOS operation
- Read and write access times as fast as 70 ns
- Lithium energy source is electrically disconnected to retain freshness until power is applied for the first time
- Full $\pm 10 \% \mathrm{~V}_{\mathrm{CC}}$ operating range (DS1249Y)
- Optional $\pm 5 \% \mathrm{~V}_{\mathrm{CC}}$ operating range (DS1249AB)
- Optional industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, designated IND
- JEDEC standard 32-pin DIP package


## PIN ASSIGNMENT

| NC | 1 | 32 | $\mathrm{~V}_{\mathrm{CC}}$ |
| ---: | :--- | :--- | :--- |
| A 16 | 2 | 31 | A 15 |
| A 14 | 3 | 30 | A 17 |
| A 12 | 4 | 29 | WE |
| A 7 | 5 | 28 | A 13 |
| A 6 | 6 | 27 | A 8 |
| A 5 | 7 | 26 | A 9 |
| A 4 | 8 | 25 | A 11 |
| A 3 | 9 | 24 | OE |
| A 2 | 10 | 23 | A 10 |
| A 1 | 11 | 22 | CE |
| A 0 | 12 | 21 | DQ |
| DQ0 | 13 | 20 | $\mathrm{DQ6}$ |
| DQ1 | 14 | 19 | $\mathrm{DQ5}$ |
| DQ2 | 15 | 18 | $\mathrm{DQ4}$ |
| GND | 16 | 17 | DQ 3 |

32-Pin ENCAPSULATED PACKAGE 740-mil EXTENDED

## PIN DESCRIPTION

A0-A17
$\frac{\mathrm{DQ}}{}+\mathrm{DQ} 7$
$\overline{\mathrm{CE}}$
$\overline{\mathrm{WE}}$
$\overline{\mathrm{OE}}$
$\mathrm{V}_{\mathrm{CC}}$
GND
NC

NC

- Address Inputs
- Data In/Data Out
- Chip Enable
- Write Enable
- Output Enable
- Power ( +5 V )
- Ground
- No Connect


## DESCRIPTION

The DS1249 2048k Nonvolatile SRAMs are 2,097,152-bit, fully static, nonvolatile SRAMs organized as 262,144 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry which constantly monitors $\mathrm{V}_{\mathrm{CC}}$ for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. There is no limit on the number of write cycles which can be executed and no additional support circuitry is required for microprocessor interfacing.

## READ MODE

The DS1249 devices execute a read cycle whenever $\overline{\mathrm{WE}}$ (Write Enable) is inactive (high) and $\overline{\mathrm{CE}}$ (Chip Enable) and $\overline{\mathrm{OE}}$ (Output Enable) are active (low). The unique address specified by the 18 address inputs $\left(\mathrm{A}_{0}-\mathrm{A}_{17}\right)$ defines which of the 262,144 bytes of data is accessed. Valid data will be available to the eight data output drivers within $\mathrm{t}_{\mathrm{ACC}}$ (Access Time) after the last address input signal is stable, providing that $\overline{\mathrm{CE}}$ and $\overline{\mathrm{OE}}$ access times are also satisfied. If $\overline{\mathrm{OE}}$ and $\overline{\mathrm{CE}}$ access times are not satisfied, then data access must be measured from the later-occurring signal ( $\overline{\mathrm{CE}}$ or $\overline{\mathrm{OE}}$ ) and the limiting parameter is either $\mathrm{t}_{\mathrm{CO}}$ for $\overline{\mathrm{CE}}$ or $\mathrm{t}_{\mathrm{OE}}$ for $\overline{\mathrm{OE}}$ rather than $\mathrm{t}_{\mathrm{ACC}}$.

## WRITE MODE

The DS1249 executes a write cycle whenever the $\overline{\mathrm{WE}}$ and $\overline{\mathrm{CE}}$ signals are active (low) after address inputs are stable. The later-occurring falling edge of $\overline{\mathrm{CE}}$ or WE will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$. All address inputs must be kept valid throughout the write cycle. $\overline{\mathrm{WE}}$ must return to the high state for a minimum recovery time ( $\mathrm{t}_{\mathrm{WR}}$ ) before another cycle can be initiated. The $\overline{\mathrm{OE}}$ control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( $\overline{\mathrm{CE}}$ and $\overline{\mathrm{OE}}$ active) then $\overline{\mathrm{WE}}$ will disable the outputs in toDw from its falling edge.

## DATA RETENTION MODE

The DS1249AB provides full functional capability for $\mathrm{V}_{\mathrm{CC}}$ greater than 4.75 volts and write protects by 4.5 volts. The DS1249Y provides full-functional capability for $\mathrm{V}_{\mathrm{CC}}$ greater than 4.5 volts and write protects by 4.25 volts. Data is maintained in the absence of $\mathrm{V}_{\mathrm{CC}}$ without any additional support circuitry. The nonvolatile static RAMs constantly monitor $\mathrm{V}_{\mathrm{CC}}$. Should the supply voltage decay, the NV SRAMs automatically write protects themselves, all inputs become "don't care," and all outputs become high impedance. As $\mathrm{V}_{\mathrm{CC}}$ falls below approximately 3.0 volts, a power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when $V_{C C}$ rises above approximately 3.0 volts, the power switching circuit connects external $\mathrm{V}_{\mathrm{CC}}$ to the RAM and disconnects the lithium energy source. Normal RAM operation can resume after $V_{C C}$ exceeds 4.75 volts for the DS1249AB and 4.5 volts for the DS1249Y.

## FRESHNESS SEAL

Each DS1249 device is shipped from Dallas Semiconductor with its lithium energy source disconnected, guaranteeing full energy capacity. When $\mathrm{V}_{\mathrm{CC}}$ is first applied at a level greater than $\mathrm{V}_{\mathrm{TP}}$, the lithium energy source is enabled for battery backup operation.

## ABSOLUTE MAXIMUM RATINGS*

Voltage on Any Pin Relative to Ground Operating Temperature
Storage Temperature
Soldering Temperature
-0.3 V to +7.0 V
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C},-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for IND parts $-40^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C},-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for IND parts $260^{\circ} \mathrm{C}$ for 10 seconds

* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

RECOMMENDED DC OPERATING CONDITIONS

| PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| DS1249AB Power Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | 4.75 | 5.0 | 5.25 | V |  |
| DS1249Y Power Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | 4.5 | 5.0 | 5.5 | V |  |
| Logic 1 | $\mathrm{~V}_{\mathrm{IH}}$ | 2.2 |  | $\mathrm{~V}_{\mathrm{CC}}$ | V |  |
| Logic 0 | $\mathrm{~V}_{\mathrm{IL}}$ | 0.0 |  | 0.8 | V |  |

DC ELECTRICAL ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ for DS1249AB)
CHARACTERISTICS ( $t_{A}$ : See Note 10) $\left(V_{C C}=5 \mathrm{~V} \pm 10 \%\right.$ for DS1249Y)

| PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Leakage Current | $\mathrm{I}_{\mathrm{LL}}$ | -2.0 |  | +2.0 | $\mu \mathrm{~A}$ |  |
| $\mathrm{I} / \mathrm{O}$ Leakage Current $\overline{\mathrm{CE}} \geq \mathrm{V}_{\mathrm{HH}} \leq \mathrm{V}_{\mathrm{CC}}$ | $\mathrm{I}_{\mathrm{IO}}$ | -2.0 |  | +2.0 | $\mu \mathrm{~A}$ |  |
| Output Current @ 2.4 V | $\mathrm{I}_{\mathrm{OH}}$ | -1.0 |  |  | mA |  |
| Output Current @ 0.4 V | $\mathrm{I}_{\mathrm{OL}}$ | 2.0 |  |  | mA |  |
| Standby Current $\overline{\mathrm{CE}}=2.2 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{CCS} 1}$ |  | 1.0 | 1.5 | mA |  |
| Standby Current $\overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{CC}}-0.5 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{CCS} 2}$ |  | 100 | 150 | $\mu \mathrm{~A}$ |  |
| Operating Current | $\mathrm{I}_{\mathrm{CCO}}$ |  |  | 85 | mA |  |
| Write Protection Voltage (DS1249AB) | $\mathrm{V}_{\mathrm{TP}}$ | 4.50 | 4.62 | 4.75 | V |  |
| Write Protection Voltage (DS1249Y) | $\mathrm{V}_{\mathrm{TP}}$ | 4.25 | 4.37 | 4.5 | V |  |

CAPACITANCE $\left(\mathrm{t}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$

| PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Capacitance | $\mathrm{C}_{\text {IN }}$ |  | 10 | 20 | pF |  |
| Input/Output Capacitance | $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ |  | 10 | 20 | pF |  |

AC ELECTRICAL ( $\mathrm{V}_{\mathrm{cc}}=5 \mathrm{~V} \pm 5 \%$ for DS1249AB)
CHARACTERISTICS
$\left(t_{A}\right.$ : See Note 10) $\left(V_{C C}=5 \mathrm{~V} \pm 10 \%\right.$ for $\left.D S 1249 Y\right)$

| PARAMETER | SYMBOL | $\begin{gathered} \text { DS1249AB-70 } \\ \text { DS1249Y-70 } \end{gathered}$ |  | $\begin{array}{\|c\|} \hline \text { DS1249AB-100 } \\ \text { DS1249Y-100 } \end{array}$ |  | UNITS | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX |  |  |
| Read Cycle Time | $\mathrm{t}_{\mathrm{RC}}$ | 70 |  | 100 |  | ns |  |
| Access Time | $\mathrm{t}_{\text {ACC }}$ |  | 70 |  | 100 | ns |  |
| $\overline{\mathrm{OE}}$ to Output Valid | $\mathrm{t}_{\text {OE }}$ |  | 35 |  | 50 | ns |  |
| $\overline{\mathrm{CE}}$ to Output Valid | $\mathrm{t}_{\mathrm{CO}}$ |  | 70 |  | 100 | ns |  |
| $\overline{\mathrm{OE}}$ or $\overline{\mathrm{CE}}$ to Output Active | $\mathrm{t}_{\text {COE }}$ | 5 |  | 5 |  | ns | 5 |
| Output High Z from Deselection | $\mathrm{t}_{\text {OD }}$ |  | 25 |  | 35 | ns | 5 |
| Output Hold from Address Change | tor | 5 |  | 5 |  | ns |  |
| Write Cycle Time | $t_{\text {wc }}$ | 70 |  | 100 |  | ns |  |
| Write Pulse Width | $\mathrm{t}_{\text {WP }}$ | 55 |  | 75 |  | ns | 3 |
| Address Setup Time | $\mathrm{t}_{\text {AW }}$ | 0 |  | 0 |  | ns |  |
| Write Recovery Time | $\begin{aligned} & \mathrm{t}_{\mathrm{WR} 1} \mathrm{t}_{\mathrm{W} 2} \end{aligned}$ | $\begin{gathered} \hline 5 \\ 15 \end{gathered}$ |  | $\begin{gathered} 5 \\ 15 \end{gathered}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ | $\begin{aligned} & 12 \\ & 13 \end{aligned}$ |
| Output High Z from $\overline{\text { WE }}$ | todw |  | 25 |  | 35 | ns | 5 |
| Output Active from $\overline{\mathrm{WE}}$ | $\mathrm{t}_{\text {oew }}$ | 5 |  | 5 |  | ns | 5 |
| Data Setup Time | $\mathrm{t}_{\text {DS }}$ | 30 |  | 40 |  | ns | 4 |
| Data Hold Time | $t_{\text {DH1 }}$ $t_{\text {DH2 }}$ | $\begin{gathered} 0 \\ 10 \end{gathered}$ |  | $\begin{gathered} 0 \\ 10 \end{gathered}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ | $\begin{aligned} & 12 \\ & 13 \end{aligned}$ |

## READ CYCLE



## WRITE CYCLE 1



## WRITE CYCLE 2



SEE NOTES $2,3,4,6,7,8$, and 13

## POWER-DOWN/POWER-UP CONDITION



SEE NOTE 11

POWER-DOWN/POWER-UP TIMING ( $\mathrm{t}_{\mathrm{A}}$ : See Note 10)

| PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ Fail Detect to $\overline{\mathrm{CE}}$ and $\overline{\mathrm{WE}}$ Inactive | $\mathrm{t}_{\mathrm{PD}}$ |  |  | 1.5 | $\mu \mathrm{~s}$ | 11 |
| $\mathrm{~V}_{\mathrm{CC}}$ slew from $\mathrm{V}_{\mathrm{TP}}$ to 0 V | $\mathrm{t}_{\mathrm{F}}$ | 150 |  |  | $\mu \mathrm{~s}$ |  |
| $\mathrm{~V}_{\mathrm{CC}}$ slew from 0 V to $\mathrm{V}_{\mathrm{TP}}$ | $\mathrm{t}_{\mathrm{R}}$ | 150 |  |  | $\mu \mathrm{~s}$ |  |
| $\mathrm{~V}_{\mathrm{CC}}$ Valid to $\overline{\mathrm{CE}}$ and $\overline{\mathrm{WE}}$ Inactive | $\mathrm{t}_{\mathrm{PU}}$ |  |  | 2 | ms |  |
| $\mathrm{~V}_{\mathrm{CC}}$ Valid to End of Write Protection | $\mathrm{t}_{\mathrm{REC}}$ |  |  | 125 | ms |  |


| PARAMETER | $\left(\mathrm{t}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Expected Data Retention Time | $\mathrm{t}_{\mathrm{DR}}$ | 10 |  |  | years | 9 |

## WARNING:

Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode.

## NOTES:

1. $\overline{\mathrm{WE}}$ is high for a Read Cycle.
2. $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$. If $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IH}}$ during write cycle, the output buffers remain in a high impedance state.
3. $\mathrm{t}_{\mathrm{WP}}$ is specified as the logical AND of $\overline{\mathrm{CE}}$ and $\overline{\mathrm{WE}} . \mathrm{t}_{\mathrm{WP}}$ is measured from the latter of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$ going low to the earlier of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$ going high.
4. $t_{\mathrm{DS}}$ is measured from the earlier of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{WE}}$ going high.
5. These parameters are sampled with a 5 pF load and are not $100 \%$ tested.
6. If the $\overline{\mathrm{CE}}$ low transition occurs simultaneously with or latter than the $\overline{\mathrm{WE}}$ low transition in Write Cycle 1, the output buffers remain in a high-impedance state during this period.
7. If the $\overline{\mathrm{CE}}$ high transition occurs prior to or simultaneously with the $\overline{\mathrm{WE}}$ high transition, the output buffers remain in high-impedance state during this period.
8. If $\overline{\mathrm{WE}}$ is low or the $\overline{\mathrm{WE}}$ low transition occurs prior to or simultaneously with the $\overline{\mathrm{CE}}$ low transition, the output buffers remain in a high-impedance state during this period.
9. Each DS1249 has a built-in switch that disconnects the lithium source until $\mathrm{V}_{\mathrm{CC}}$ is first applied by the user. The expected $t_{D R}$ is defined as accumulative time in the absence of $V_{C C}$ starting from the time power is first applied by the user.
10. All AC and DC electrical characteristics are valid over the full operating temperature range. For commercial products, this range is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. For industrial products (IND), this range is $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.
11. In a power-down condition the voltage on any pin may not exceed the voltage on $\mathrm{V}_{\mathrm{CC}}$.
12. $\mathrm{t}_{\mathrm{WR} 1}$ and $\mathrm{t}_{\mathrm{DH} 1}$ are measured from $\overline{\mathrm{WE}}$ going high.
13. $t_{\mathrm{WR} 2}$ and $\mathrm{t}_{\mathrm{DH} 2}$ are measured from $\overline{\mathrm{CE}}$ going high.
14. DS1249 modules are recognized by Underwriters Laboratory (U.L.®) under file E99151.

## DC TEST CONDITIONS

Outputs Open
Cycle $=200 \mathrm{~ns}$ for operating current All voltages are referenced to ground

## AC TEST CONDITIONS

Output Load: $100 \mathrm{pF}+1$ TTL Gate
Input Pulse Levels: $0-3.0 \mathrm{~V}$
Timing Measurement Reference Levels
Input: 1.5 V
Output: 1.5 V
Input pulse Rise and Fall Times: 5 ns

## ORDERING INFORMATION



DS1249Y/AB NONVOLATILE SRAM, 32-PIN, 740-MIL EXTENDED MODULE


| PKG | 32-PIN |  |
| :---: | :---: | :---: |
| DIM | MIN | MAX |
| A IN. | 2.080 | 2.100 |
| MM | 52.83 | 53.34 |
| B IN. | 0.715 | 0.740 |
| MM | 18.16 | 18.80 |
| C IN. | 0.395 | 0.405 |
| MM | 10.03 | 10.29 |
| D IN. | 0.280 | 0.310 |
| MM | 7.11 | 7.49 |
| E IN. | 0.015 | 0.030 |
| MM | 0.38 | 0.76 |
| F IN. | 0.120 | 0.160 |
| MM | 3.05 | 4.06 |
| G IN. | 0.090 | 0.110 |
| MM | 2.29 | 2.79 |
| H IN. | 0.590 | 0.630 |
| MM | 14.99 | 16.00 |
| J IN. | 0.008 | 0.012 |
| MM | 0.20 | 0.30 |
| K IN. | 0.015 | 0.025 |
| MM | 0.43 | 0.58 |

