

# National Semiconductor

# DM74S572 (1024 x 4) 4096-Bit TTL PROM

### **General Description**

This Schottky memory is organized in the popular 1024 words by 4 bits configuration. Memory enable inputs are provided to control the output states. When the device is enabled, the outputs represent the contents of the selected word. When disabled, the 4 outputs go to the "OFF" or high impedance state.

PROMs are shipped from the factory with lows in all locations. A high may be programmed into any selected location by following the programming instructions.

#### **Features**

- Advanced titanium-tungsten (Ti-W) fuses
- Schottky-clamped for high speed Address access—45 ns max Enable access—25 ns max Enable recovery—25 ns max
- PNP inputs for reduced input loading
- All DC and AC parameters guaranteed over temperature
- Low voltage TRI-SAFE™ programming
- Open collector outputs

### **Block Diagram**



| Pin Names       |                |  |  |  |
|-----------------|----------------|--|--|--|
| A0-A9           | Addresses      |  |  |  |
| <u>G1, G2</u>   | Output Enables |  |  |  |
| GND             | Ground         |  |  |  |
| Q0-Q3           | Outputs        |  |  |  |
| V <sub>CC</sub> | Power Supply   |  |  |  |

TL/D/9712-1



DM74S572

#### **Ordering Information**

#### Commercial Temp Range (0°C to +70°C)

| Parameter/Order Number | Max Access Time (ns) |  |  |
|------------------------|----------------------|--|--|
| DM74S572AJ             | 45                   |  |  |
| DM74S572J              | 60                   |  |  |
| DM74S572AN             | 45                   |  |  |
| DM74S572N              | 60                   |  |  |
| DM74S572AV             | 45                   |  |  |
| DM74S572V              | 60                   |  |  |

3-41

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (Note 2)         | -0.5 to +7.0V    |
|---------------------------------|------------------|
| Input Voltage (Note 2)          | - 1.2V to + 5.5V |
| Output Voltage (Note 2)         | -0.5V to +5.5V   |
| Storage Temperature             | -65°C to +150°C  |
| Lead Temp. (Soldering, 10 sec.) | 300°C            |

### **Operating Conditions**

|                                       | Min  | Max  | Units |
|---------------------------------------|------|------|-------|
| Supply Voltage (V <sub>CC</sub> )     | 4.75 | 5.25 | v     |
| Ambient Temperature (T <sub>A</sub> ) | 0    | + 70 | °C    |
| Logical "0" Input Voltage             | 0    | 0.8  | v     |
| Logic "1" Input Voltage               | 2.0  | 5.5  | v     |

ESD to be determined Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. They do not mean that the device may be operated at these values.

Note 2: These limits do not apply during programming. For the programming ratings, refer to the programming instructions.

# DC Electrical Characteristics (Note 1)

| Symbol | Parameter                | Conditions                                                             | DM74S572 |      |       | Units |
|--------|--------------------------|------------------------------------------------------------------------|----------|------|-------|-------|
|        |                          |                                                                        | Min      | Тур  | Max   | Units |
| կլ     | Input Load Current       | $V_{\rm CC} = Max, V_{\rm IN} = 0.45V - 250$                           |          | -80  | -250  | μΑ    |
| Чн     | Input Leakage Current    | $V_{CC} = Max, V_{IN} = 2.7V$                                          |          |      | 25    | μA    |
|        |                          | $V_{CC} = Max, V_{IN} = 5.5V$                                          |          |      | 1.0   | mA    |
| VOL    | Low Level Output Voltage | $V_{CC} = Min, I_{OL} = 16 mA$                                         |          | 0.35 | 0.45  | v     |
| VIL    | Low Level Input Voltage  |                                                                        |          |      | 0.80  | v     |
| VIH    | High Level Input Voltage |                                                                        | 2.0      |      |       | v     |
| loz    | Output Leakage Current   | $V_{CC} = Max, V_{CEX} = 2.4V$                                         |          |      | 50    | μA    |
|        | (Open-Collector Only)    | V <sub>CC</sub> = Max, V <sub>CEX</sub> = 5.5V                         | 11       |      | 100   | μA    |
| Vc     | Input Clamp Voltage      | $V_{CC} = Min, I_{IN} = -18 \text{ mA}$                                |          | -0.8 | - 1.2 | v     |
| CI     | Input Capacitance        | $V_{CC} = 5.0V, V_{IN} = 2.0V$<br>$T_A = 25^{\circ}C, 1 \text{ MHz}$   | -        | 4.0  |       | pF    |
| Co     | Output Capacitance       | $V_{CC} = 5.0V, V_O = 2.0V$<br>$T_A = 25^{\circ}C, 1 MHz, Outputs Off$ |          | 6.0  |       | pF    |
| lcc    | Power Supply Current     | V <sub>CC</sub> = Max, Input Grounded<br>All Outputs Open              |          | 100  | 140   | mA    |

Note 1: These limits apply over the entire operating range unless stated otherwise. All typical values are for V<sub>CC</sub> = 5.0V and T<sub>A</sub> = +25°C.

DM74S572

### AC Electrical Characteristics (With Standard Load and Operating Conditions)

| Symbol JEDEC Symbol | Parameter | DM74S572A            |     |     |       |    |
|---------------------|-----------|----------------------|-----|-----|-------|----|
|                     |           | Min                  | Тур | Max | Units |    |
| T <sub>AA</sub>     | TAVQV     | Address Access Time  |     | 25  | 45    | ns |
| T <sub>EA</sub>     | TEVQV     | Enable Access Time   |     | 15  | 25    | ns |
| TER                 | TEXQX     | Enable Recovery Time |     | 15  | 25    | ns |

## **Functional Description**

#### TESTABILITY

The Schottky PROM die includes extra rows and columns of fusable links for testing the programmability of each chip. These test fuses are placed at the worst-case chip locations to provide the highest possible confidence in the programming tests in the final product. A ROM pattern is also permanently fixed in the additional circuitry and coded to provide a parity check of input address levels. These and other test circuits are used to test for correct operation of the row and column-select circuits are available at both wafer and assembled device levels to allow 100% functional and parametric testing at every stage of the test flow.

#### RELIABILITY

As with all National products, the Ti-W PROMs are subjected to an on-going reliability evaluation by the Reliability Assurance Department. These evaluations employ accelerated life tests, including dynamic high-temperature operating life, temperature-humidity life, temperature cycling, and thermal shock. To date, nearly 7.4 million Schottky Ti-W PROM device hours have been logged, with samples in Epoxy B molded DIP (N-package), PLCC (V-package) and CERDIP (J-package). Device performance in all package configurations is excellent.

#### TITANIUM-TUNGSTEN FUSES

National's Programmable Read-Only Memories (PROMs) feature titanium-tungsten (Ti-W) fuse links designed to program efficiently with only 10.5V applied. The high performance and reliability of these PROMs are the result of fabrication by a Schottky bipolar process, of which the titaniumtungsten metallization is an integral part, and the use of an on-chip programming circuit.

A major advantage of the titanium-tungsten fuse technology is the low programming voltage of the fuse links. At 10.5V, this virtually eliminates the need for guard-ring devices and wide spacings required for other fuse technologies. Care is taken, however, to minimize voltage drops across the die and to reduce parasitics. The device is designed to ensure that worst-case fuse operating current is low enough for reliable long-term operation. The Darlington programming circuit is liberally designed to insure adequate power density for blowing the fuse links. The complete circuit design is optimized to provide high performance over the entire operating ranges of  $V_{CC}$  and temperature.