## 9368 <br> 7-SEGMENT DECODER/DRIVER/LATCH <br> (Constant Current Source Outputs)

DESCRIPTION - The '68 is a 7-segment decoder driver incorporating input latches and constant current output circuits to drive common cathode type LED displays directly.

- HIGH SPEED INPUT LATCHES FOR DATA STORAGE
- DRIVES COMMON CATHODE LED DISPLAYS SUCH AS FND357 OR FND500 DIRECTLY
- ACTIVE LOW LATCH ENABLE FOR EASY INTERFACE WITH MSI CIRCUITS
- HEXADECIMAL DECODE FORMAT
- LATCH SPEED COMPARABLE TO STANDARD MSI LATCHES
- data input fan-In Zero when latch not enabled
- AUTOMATIC RIPPLE BLANKING FOR SUPPRESSION OF LEADING EDGE ZEROS AND/OR TRAILING EDGE ZEROS
- PINOUTS COMPARABLE WITH OTHER STANDARD MSI DECODERS SUCH AS 9307, 9317, 7446, 7447, 7448

ORDERING CODE: See Section 9

| PKGS | PIN | COMMERCIAL GRADE | PKG |
| :--- | :---: | :---: | :---: |
|  | OUT | V VC <br> TYPE $+5.0 ~$ <br> $\mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
|  | A | 9368 PC | 9 C |
| Ceramic <br> DIP (D) | A | 9368 DC | 6 C |


$V_{C C}=\operatorname{Pin} 16$
GND $=\operatorname{Pin} 8$

INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions

| PIN NAMES | DESCRIPTION | 93XX (U.L.) <br> HIGH/LOW |
| :---: | :---: | :---: |
| $A_{0}-A_{3}$ | Address (Data) Inputs | 2.0/1.0* |
| LE | Latch Enable Input (Active LOW) | 1.0/1.0 |
| $\overline{\text { RBI }}$ | Ripple Blanking Input (Active LOW) | 1.0/1.0 |
| $\overline{\text { RBO }}$ | Ripple Blanking as Output (Active LOW) | -/2.0 |
|  | as Input (Active LOW) | -/2.0 |
| a-9 | Segment Outputs (Active HIGH) | $20 \mathrm{~mA} /$ "OFF" |

[^0]FUNCTIONAL DESCRIPTION - The '68 is a 7-segment decoder driver designed to drive 7 -segment common cathode LED displays such as the Fairchild FND357 or FND500 directly. The '68 drives any common cathode LED display rated at a nominal 20 mA at 1.7 V per segment without need for current limiting resistors.

This device accepts a 4-bit binary code and produces output drive to the appropriate segments of the 7segment display. It has a hexadecimal decode format which produces numeric codes " 0 " thru " 9 " and alpha codes " $A$ " thru " $F$ " using upper and lower case fonts.

Latches on the four data inputs are controlled by an active LOW latch enable $\overline{L E}$. When the $\overline{L E}$ is $L O W$, the state of the outputs is determined by the input data. When the $\overline{\text { LE }}$ goes HIGH, the last data present at the inputs is stored in the latches and the outputs remain stable. The $\overline{L E}$ pulse width necessary to accept and store data is typically 30 ns which allows data to be strobed into the ' 68 at normal TTL speeds. This feature means that data can be routed directly from high speed counters and frequency dividers into the display without slowing down the system clock or providing intermediate data storage.

Another feature of the ' 68 is that the unit loading on the data inputs is very low ( $-100 \mu \mathrm{~A}$ Max) when the latch enable is HIGH. This allows ' 68 s to be driven from an MOS device in multiplex mode without the need for drivers on the data lines.

The ' 68 also has provision for automatic blanking of the leading and/or trailing edge zeros in a multidigit decimal number, resulting in an easily readable decimal display conforming to normal writing practice. In an eight digit mixed integer fraction decimal representation, using the automatic blanking capability, 0060.0300 would be displayed as 60.03 . Leading edge zero suppression is obtained by connecting the Ripple Blanking Output ( $\overline{\mathrm{RBO}}$ ) of a decoder to the Ripple Blanking Input ( $\overline{\mathrm{RBI}}$ ) of the next lower stage device. The most significant decoder stage should have the $\overline{\text { RBI }}$ input grounded; and since suppression of the least significant integer zero in a number is not usually desired, the $\overline{\mathrm{RBI}}$ input of this decoder stage should be left open. A similar procedure for the fractional part of a display will provide automatic suppression of trailing edge zeros. The $\overline{\text { RBO }}$ terminal of the decoder can be OR-tied with a modulating signal via an isolating buffer to achieve pulse duration intensity modulation. A suitable signal can be generated for this purpose by forming a variable frequency multivibrator with a cross coupled pair of TTL or DTL gates.

LOGIC DIAGRAM


TRUTH TABLE

-The $\overline{R B I}$ will blank the display only if a binary zero is stored in the latches.
"'The RBO used as an input overrides all other input conditions.
H = HIGH Voltage Level
$L=$ LOW Voltage Level
$X=$ Immaterial

## NUMERICAL DESIGNATIONS




## DISPLAY DEMULTIPLEXING SYSTEM WITH RIPPLE BLANKING



NOTE:
Digit address data must be non-overlapping. Standard TTL decoders like the 9301, 9311, 7442 or 74155 must be strobed, since the address decoding glitches could cause erroneous data to be strobed into the latches.

| SYMBOL | PARAMETER | 93XX |  | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| IOH | Segment Output HIGH Current | -16 | -22 | mA | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.7 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \end{aligned}$ |
| IOL | Segment Output LOW Current | -250 | 250 | $\mu \mathrm{A}$ | VCC $=5.0 \mathrm{~V}$, V $\mathrm{V}_{\text {OUT }}=1.7 \mathrm{~V}$ |
| Icc | Power Supply Current |  | 67 | mA | Vcc $=$ Max, Outputs Open, Data \& Latch Inputs = Gnd |

AC CHARACTERISTICS: $\mathrm{VCC}=+5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ (See Section 3 for waveforms and load configurations)

| SYMBOL | PARAMETER |  |  | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & C_{L}=15 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=100 \Omega \end{aligned}$ |  |  |  |
|  |  | Min | Max |  |  |
| $\begin{aligned} & \text { tPLH } \\ & \text { tPHL } \end{aligned}$ | Propagation Delay <br> An to a-g |  | $\begin{aligned} & 50 \\ & 75 \end{aligned}$ | ns | Fig. 3-21 |
| $\begin{aligned} & \text { tPLH } \\ & \text { tPHL } \\ & \hline \end{aligned}$ | Propagation Delay <br> $\overline{\mathrm{LE}}$ to $\mathrm{a}-\mathrm{g}$ |  | $\begin{aligned} & 70 \\ & 90 \end{aligned}$ | ns | Fig. 3-9 |

AC OPERATING REQUIREMENTS: $\mathrm{V}_{\mathrm{C}} \mathrm{C}=+5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | 93xX |  | UNITS | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| $\mathrm{ts}_{\text {( }}(\mathrm{H})$ | Setup Time HIGH $A_{n}$ to $\overline{L E}$ | 30 |  | ns | Fig. 3-13 |
| th (H) | Hold Time HIGH <br> $A_{n}$ to $\overline{L E}$ | 0 |  | ns | Fig. 3-13 |
| $\mathrm{ts}_{\text {s }}(\mathrm{L})$ | Setup Time LOW $A_{n}$ to $\overline{L E}$ | 20 |  | ns | Fig. 3-13 |
| $\left.\mathrm{th}_{\text {( }} \mathrm{L}\right)$ | Hold Time LOW <br> $A_{n}$ to $\overline{L E}$ | 0 |  | ns | Fig. 3-13 |
| ${ }_{\text {tw (L) }}$ | $\overline{\text { LE Pulse Width LOW }}$ | 45 |  | ns | Fig. 3-8 |


[^0]:    - Except Loadings is $100 \mu \mathrm{~A}$ at 0.4 V when $\overline{\mathrm{LE}}$ is HIGH.

