## FEATURES

- Three prioritized interrupts
- Subroutine handling capabilities
- 4-level LIFO stack for return address storage
- Interrupt masking by software and hardware
- Stack full flag
- Directly compatible with 8X305 MicroController
- Bipolar ISL (Integrated Schottky Logic) and low-power Schottky technology
- Single +5 volt power supply
- 0.6 inch, 40-pin DIP

## **PRODUCT DESCRIPTION**

The Signetics 8X310 Interrupt Control Coprocessor (ICC) supports the 8X305 MicroController in systems that are interrupt driven and those that require subroutine handling capabilities.

As shown in Figure 1, the ICC provides three prioritized interrupt request lines, INT 0 (highest priority), INT 1 and

INT 2. A low-to-high transition applied to any of these input lines latches in an interrupt request which may be serviced when sampled by the ICC once each instruction cycle of the MicroController. When an interrupt request is serviced, the ICC forces the MicroController to jump to one of three fixed locations in program memory; instruction addresses 4, 5, and 6 correspond to INT 0, INT 1 and INT 2. At each of these addresses, the user programs a JMP instruction to another address where the user's interrupt service routine begins.

During interrupt servicing, the ICC also stores the proper return address into a four deep, Last-In-First-Out (LIFO) stack. At the conclusion of the interrupt service routine, the user program instructs the ICC to return to the main program at the location previously stored in the stack. The return operation is implemented by coding a special RETURN instruction which is decoded directly off the instruction bus by the ICC. There are five such special instructions relating to interrupt and subroutine handling functions performed by the ICC. These instruction codes are all treated as non-operational instructions (NOPs) by the MicroController.



Figure 1. Typical System Connections Using ICC

An internal one-bit mask is used to inhibit interrupt servicing. Whenever the mask is set, the ICC does not respond to any pending interrupt requests; however, any requests remain latched for future servicing. The mask can be set and cleared either by the user program or automatically during certain ICC functions. The special instructions SET MASK and CLEAR MASK are provided for user control. The Interrupt Disable input also inhibits interrupt request servicing.

The ICC provides a facility for implementing subroutines in the user program. A special PUSH instruction directs the ICC to store the return address into the stack in a manner similar to interrupt servicing. The jump to the subroutine, however, is performed by the user program. Subroutines may be nested (called from within other subroutines) depending on remaining vacancies in the four deep stack.

In general, the ICC adds some useful and very flexible facilities to the 8X305-based system. It offers both hardware and software capabilities that can improve efficiency and decrease program size. These features, from both a chip and system aspect, are described in subsequent paragraphs.

|               | GND<br>A7<br>A6<br>A5<br>A3<br>A3<br>A3<br>A3<br>A3<br>A3<br>A3<br>A3<br>A3<br>A3 | N, I PACKAG<br>1<br>2<br>3<br>4<br>5<br>5<br>7<br>8<br>9<br>0<br>1<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 40                                                                                | 13-19,<br>21-29 | lo-le,<br>l7-l15 | Bidirectional instruction bus; I <sub>0</sub> is<br>MSB. When acting as an input, the<br>ICC decodes the instruction flow<br>(binary pattern on I <sub>0</sub> -I <sub>15</sub> ) between<br>program storage and the<br>MicroController. During an interrupt<br>or return cycle, the ICC outputs a<br>JMP instruction to the<br>MicroController via these lines —refer<br>to FUNCTIONAL OPERATION of<br>ICC. |
|---------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | INT 2 [<br> 6 []<br> 1 [<br> 2 []<br> 3 []                                        | 12<br>13<br>14<br>15<br>16                                                                                                                                                       | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                             | 30              | MCLK             | Master <u>CLocK</u> — active high input<br>from 8X305 MicroController used for<br>a timing reference and system<br>synchronization.                                                                                                                                                                                                                                                                          |
|               | ι₄ []<br>ι₅ []<br>ι₅ []<br>GND []                                                 | 17<br>18<br>19<br>20<br>TOP VIEW                                                                                                                                                 | 24    110<br>23    19<br>22    18<br>21    17                                     | 31              | RD               | <u>ROM</u> (or PROM) <u>Disable</u> — active<br>high output used to disable normal<br>program storage so that the ICC can<br>force an instruction to the<br>MicroController.                                                                                                                                                                                                                                 |
| Pin<br>No.    | sa<br>Identifier                                                                  | DRDER NUMBI<br>N8X310N, N8X31<br>IX310I/883B, S8X310<br>Function                                                                                                                 | ERS<br>01<br>01/883C                                                              | 32              | STF              | <u>ST</u> ack <u>Full</u> — active high output.<br>When the LIFO stack is full, STF goes<br>high and remains high until at least<br>one register in the 4-level stack is<br>empty.                                                                                                                                                                                                                           |
| 1, 20         | GND                                                                               | Ground. (Not<br>board should<br>bridge for ex                                                                                                                                    | te: The printed circuit<br>I not use the ICC as a<br>ternal ground.)              | 33              | ID               | Interrupt Disable — active high. When<br>this input pin is driven high, servicing<br>of all interrupt requests is suspended.                                                                                                                                                                                                                                                                                 |
| 2-9,<br>35-39 | A7-A <sub>0</sub> ,<br>A12-A8                                                     | Program add<br>MicroContro<br>MSB.                                                                                                                                               | lress input lines from<br>Iler. Active high. A <sub>0</sub> is                    | 34              | HALT             | Active low output. Suspends all<br>processing operations of the<br>MicroController during period when                                                                                                                                                                                                                                                                                                        |
| 10-12         | INT 0-INT 2                                                                       | Interrupt req<br>the highest p<br>lowest — Edg                                                                                                                                   | uest input pins. INT 0 has<br>priority and INT 2 the<br>ge-triggered on a low-to- |                 |                  | the source of instruction data is<br>changing between the ICC and<br>program storage.                                                                                                                                                                                                                                                                                                                        |
|               |                                                                                   | high transitio                                                                                                                                                                   | on.                                                                               | 40              | Vcc              | +5 volt power supply.                                                                                                                                                                                                                                                                                                                                                                                        |

## **8X310 PACKAGE AND PIN DESIGNATIONS**

## FUNCTIONAL OPERATION

#### **Basic Functions**

The ICC performs the three general functions indicated below.

**Function 1:** Provides a means for the 8X305 MicroController to respond to interrupt requests by diverting the program flow of the 8X305 MicroController to the proper interrupt service routine or, in the case of a subroutine, the ICC stores the return address in the 4-level LIFO stack (Figure 2).

Function 2: Returns the user to the proper point in the main program for both interrupt and subroutine activities.

**Function 3:** Provides both automatic and programmed masking capabilities.

#### **Interrupt Requests and Priority Considerations**

An interrupt is requested when any one of the ICC input pins INT 0, INT 1, or INT 2 undergoes a low-to-high transition; this request is temporarily stored in an internal edge-triggered latch that corresponds to the affected interrupt input. The interrupt request latches are part of the Priority and Mask Logic shown in Figure 2. Unless masked or otherwise disabled, the ICC samples these latches once each instruction cycle. Any or all of the latches may be set when sampled by the ICC; however, only the interrupt of highest priority will be serviced — the remaining interrupts will be held in queue. Thus, if INT 0, INT 1 and INT 2 simultaneously compete for service, INT 0 is the first to be serviced followed, in order, by INT 1 and INT 2; likewise, if INT 1 and INT 2 compete for service, INT 1, being of higher priority will be serviced first. The CLEAR INTERRUPT instruction resets all interrupt request latches without affecting an interrupt service routine that is already in progress.

The highest priority interrupt request will be serviced when sampled by the ICC provided interrupts in general are not inhibited and a previous interrupt of equal or higher priority is not currently being serviced. The general masking of interrupts is discussed later. To determine priorities, the ICC keeps track of any interrupt that is serviced until the corresponding service routine returns. A subsequent interrupt request may interrupt a service routine in progress only if it is of a higher priority than that of the current interrupt being serviced. If, for example, INT 1 is requested and serviced, then before its service routine finishes, a request on INT 0 can be serviced as a second level interruption. However, a request on INT 2 or a second request on INT 1 must wait until the original INT 1 service routine returns. The interrupt service routine that was interrupted will resume execution at the point of interruption when the higher priority service routine returns (i.e. in the same manner as when returning to the main program).



Figure 2. 8X310 Interrupt/Control Coprocessor — Functional Block Diagram

Signetics

#### Interrupt Servicing

Interrupts are sampled only at the conclusion of an instruction cycle while the next instruction is being fetched from Program Memory.

When an interrupt request is serviced, the following general steps are performed:

- Address of the instruction that would normally be executed next is pushed into the 4-level LIFO Stack (Figure 2) for subsequent return to the main program.
- The ICC disables program storage and forces a JMP instruction onto the Instruction bus of the 8X305 Micro-Controller. (Note: Because of timing considerations, the HALT signal is driven low to suspend operation of the MicroController for one instruction cycle; this permits the source of instruction data to change from program storage to the ICC without conflict.) The JMP instruction from the ICC transfers the MicroController to one of the three fixed program locations shown below. In each of these addresses, the user will normally store a JMP instruction to the interrupt service routine for that partic-

ular interrupt. Details of these operations are described later.

| INT 0 | <br>Address 4 |
|-------|---------------|
| INT 1 | <br>Address 5 |
| INT 2 | <br>Address 6 |

#### Return from Interrupt Service Routine

Upon completion of the interrupt service routine, the user codes the special RETURN instruction. When executed, the ICC performs the following steps

- The return address is popped from the LIFO stack.
- The ICC disables program storage and forces a JMP instruction onto the MicroController instruction bus with the return address from the stack. (The HALT signal is driven low for one instruction cycle.)
- The JMP instruction from the ICC transfers the Micro-Controller to the instruction that was about to execute at the time the interrupt was taken

A typical structure for a user program which handles interrupts is shown in the following example:

| Address |       | Instruction | Comment                                                                            |
|---------|-------|-------------|------------------------------------------------------------------------------------|
| 0       |       | (any)       | First instruction executed after system reset                                      |
| •       |       | •           |                                                                                    |
| •       |       | •           |                                                                                    |
| 3       |       | JMP MAIN    | Jump around interrupt vector locations.                                            |
| 4       |       | JMP SERV0   | Service INT 0 interrupt.                                                           |
| 5       |       | JMP SERV1   | Service INT 1 interrupt.                                                           |
| 6       |       | JMP SERV2   | Service INT 2 interrupt.                                                           |
| 7       | MAIN  | (any)       | Continue main program.                                                             |
| •       |       | •           |                                                                                    |
| •       |       | •           |                                                                                    |
|         | SERV0 | (any)       | Begin INT 0 service routine.                                                       |
| •       |       | •           |                                                                                    |
| •       |       | •           |                                                                                    |
|         |       | MAIN R6,R6  | ICC RETURN instruction. End INT 0 service routine (resume main program execution). |
|         | SERV1 | (any)       | Begin INT 1 service routine.                                                       |
| •       |       | •           |                                                                                    |
| •       |       | •           |                                                                                    |
|         |       | MOVE R6,R6  | RETURN from INT 1 service routine.                                                 |
|         | SERV2 | (any)       | Begin INT 2 service routine.                                                       |
| •       |       | •           |                                                                                    |
| •       |       | •           |                                                                                    |
|         |       | MOVE R6,R6  | RETURN from INT 2 service routine.                                                 |

#### **Instruction Set**

The five instructions shown in Table 1 allow the user to efficiently manage both the interrupt and subroutine capabilities of the ICC in an 8X310/8X305-based system. When an ICC instruction appears in the program, it is interpreted as a NOP by the 8X305 but is captured and decoded by the ICC to perform the desired function. The captureand-decode functions of the chip are automatic. Assembly and object codes for each ICC instruction are shown in Table 1.

| Tahle | 1  | INSTRUCTION SET FO | B ICC |
|-------|----|--------------------|-------|
| ιανις | •• | INSTRUCTION SET FO |       |

|                    | Instru     | uction Codes                              |                    |                                                                                                                                                                      |
|--------------------|------------|-------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction        | Assembler  | Binary                                    | 8X305<br>Operation | Description<br>of ICC Operation                                                                                                                                      |
| SET MASK           | MOVE R5,R5 | lo = MSB l15 = LSB<br>000 00101 000 00101 | NOP                | When executed, sets<br>interrupt mask, thus<br>inhibiting all interrupt<br>servicing.                                                                                |
| CLEAR MASK         | MOVE R4,R4 | 000 00100 000 00100                       | NOP                | When executed, clears<br>interrupt mask for all<br>interrupts                                                                                                        |
| RETURN             | MOVE R6,R6 | 000 00110 000 00110                       | NOP                | When executed returns<br>program to address at<br>top of LIFO stack.                                                                                                 |
| PUSH               | MOVE R3,R3 | 000 00011 000 00011                       | NOP                | Pushes "address + 2"<br>onto stack if PUSH is<br>programmed on odd<br>address in program<br>memory and "address +<br>1" if PUSH is<br>programmed on even<br>address. |
| CLEAR<br>INTERRUPT | MOVE R2,R2 | 000 00010 000 00010                       | NOP                | Clears all interrupt<br>requests; an interrupt<br>service routine that is in<br>progress is unaffected.                                                              |

#### Interrupt Masking Operations

Certain operations performed by the ICC and also some system considerations require that program execution not be interrupted for a specified interval of time. The servicing of interrupts by the ICC can be inhibited in a number of ways. Any time interrupts are inhibited, the ICC ignores any latched interrupt requests. However, the interrupt request latches are not cleared so that any previously pending requests remain latched. Also, during an interval when interrupt servicing is inhibited, any new interrupt signals received will get latched. As soon as interrupt servicing is enabled, any latched requests can be serviced on a priority basis.

The primary means of inhibiting interrupt servicing is the internal one-bit mask (latch). This mask can be set (to inhibit interrupts) or cleared under control of the user program using the special ICC instructions SET MASK and CLEAR MASK — See Table 1. With these instructions, segments of

the user program can be isolated so as to proceed without interruptions. Frequently, uninterruptable segments are needed at the very beginning of the user program (initialization routine) and at the beginning of, or throughout an interrupt service routine. To facilitate this, the ICC automatically sets the mask whenever the MicroController executes address zero (typically resulting from a system reset) and whenever the ICC services an interrupt. The ICC also automatically clears the mask after performing a RETURN operation from an interrupt service routine; a RETURN from a subroutine does not affect the status of the interrupt mask.

The Interrupt Disable (ID) input pin may also be used to inhibit interrupt servicing. Interrupt servicing remains disabled as long as a high level is applied to the input. The ID input has no effect, however, on the status of the internal interrupt mask.



Comment

To ensure proper program flow, the ICC suspends interrupt servicing momentarily during certain situations. During the cycle in which the MicroController encounters an XEC (Execute) instruction an interrupt will not be serviced. This is because the XEC causes the MicroController to issue an address of an instruction to be executed out of the sequence of normal program flow. This would not be a valid address.

Interrupts are also suspended during execution of a PUSH or RETURN instruction and the instruction immediately following. This ensures proper operation of the LIFO stack. In addition, no interrupts are latched or serviced and no special ICC instructions are decoded at address zero which resets the ICC.

#### Subroutine Calling

The ICC provides for subroutine calling by storing the proper return address into the LIFO stack under control of the user program. Two instructions are required to implement a subroutine call - a PUSH instruction executed by the ICC and a JMP to the subroutine executed by the MicroController. The PUSH instruction is normally programmed at an odd-numbered address in program memory immediately followed by the JMP. When the PUSH instruction is executed, the ICC finds the address of the next instruction (JMP to subroutine) on the MicroController's address bus, internally changes the least-significant bit to one (effectively adds one to the address) and stores this into the stack. Program execution proceeds normally and the MicroController makes the jump to the beginning of the subroutine. The subroutine may be located at any convenient place in program memory.

Upon completion of the subroutine, the user codes the RETURN instruction in the same manner as for an interrupt service routine. At that point, the ICC forces the MicroController to resume execution of the main program at the instruction immediately following the JMP-to-subroutine instruction.

| X (any<br>odd-numbered<br>address) | MOVE R3,R3        | PUSH instruction<br>initiates subroutine<br>call by causing ICC<br>to push the address<br>X+2 onto the stack.<br>(The PUSH instruc-<br>tion is interpreted<br>as a NOP by the<br>MicroController.) |
|------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X+1 (even)                         | JMP SUBR          | The MicroCon-<br>troller JMPs to the<br>beginning of the<br>subroutine.                                                                                                                            |
| X+2 (odd)                          | (any instruction) | Main program exe-<br>cution resumes<br>here after RETURN<br>from subroutine.                                                                                                                       |
| •                                  | •                 |                                                                                                                                                                                                    |
| •                                  | •                 |                                                                                                                                                                                                    |
| •                                  | •                 |                                                                                                                                                                                                    |
| SUBR (any<br>address)              | (any instruction) | Execution of sub-<br>routine starts here.                                                                                                                                                          |
| •                                  | •                 |                                                                                                                                                                                                    |
| •                                  | •                 |                                                                                                                                                                                                    |
| •                                  | •                 |                                                                                                                                                                                                    |
| (any address)                      | MOVE R6,R6        | RETURN instruc-<br>tion causes ICC to<br>transfer program<br>back to X+2.                                                                                                                          |

The code for a typical subroutine call-and-return is shown

Instruction

in the following example.

Address

#### Stack Operation

The LIFO stack holds up to four 13-bit program addresses which allows the ICC to return from a subroutine or interrupt service routine. When all four stack locations are filled, the STack Full (STF) output pin is driven high and remains high until a RETURN (or reset) operation occurs. If an additional interrupt is serviced or subroutine called while the stack is full, the stack will overflow and the oldest return address will be overwritten and lost. That is, the stack retains the four most recent entries. After an overflow, the status of the STF output is not valid (until a reset operation occurs).

To prevent an interrupt from overflowing the stack, the user can connect the STF output directly to the Interrupt Disable (ID) input of the ICC. Then, even if the internal mask and priorities permit interrupt servicing, the interrupt request must still wait for the most recent service routine or subroutine to return.

Because subroutine calling is controlled explicitly by the user software, the user can always ensure that subroutine nesting alone could not overflow the stack. However, care must be taken whenever calling a subroutine from within an interrupt service routine since the number of remaining stack locations may vary at the time the interrupt is taken. If, for example, three stack locations are already filled (STF is low) at the time an interrupt is serviced, then a subroutine call executed within the interrupt service routine would cause the stack to overflow and the earliest return address to be lost.

As mentioned earlier, whenever a RETURN operation is performed from an interrupt service routine, the internal interrupt mask is automatically cleared. A RETURN from a

subroutine, however, does not affect the status of the mask. To accomplish this, a flag bit is added to each of the four stack locations which records whether each address pushed into the stack is caused by an interrupt or a subroutine call. This flag is read during a RETURN operation to determine whether or not the interrupt mask is cleared. This allows interrupt servicing and subroutine calls to be intermixed in any order.

#### Initialization

The ICC decodes address zero as a reset command to perform certain initialization functions. (Zero is the first address generated after the MicroController is reset.) Specifically, the Instruction-bus drivers are placed in a high-impedance state, HALT output is set high, RD output is set low, and all interrupt request latches are cleared. The interrupt mask is set so that any initialization routine by the user will not be interrupted until a CLEAR MASK instruction (MOVE R4,R4) is executed. The LIFO stack is reset to an empty state and the STF output is set low.

## SYSTEM TIMING RELATIONSHIPS

#### **Interrupt Servicing**

Interrupt servicing begins at the end of a MicroController instruction cycle when the 8X305's MCLK signal goes from low-to-high. Starting from this point, processing of the interrupt proceeds as follows:

From the rising edge of MCLK 1:

- Interrupt mask is set to inhibit other interrupts.
- HALT output is driven low to stop internal operation of the 8X305 MicroController for one instruction cycle; MCLK is unaffected. ROM Disable (RD) output is driven high to disable program memory.

From the falling edge of MCLK 1:

 Takes address of next instruction from address bus and pushes it onto the top of stack to be used as the return address to the main program.

From the rising edge of MCLK 2:

 The ICC forces a JMP onto the instruction bus to one of three fixed vector addresses:

| INT 0 | <br>Address 4 |
|-------|---------------|
| INT 1 | <br>Address 5 |
| INT 2 | <br>Address 6 |

 Releases HALT (high) which allows the MicroController to complete the JMP to the above specified vector location in program memory.

From the rising edge of MCLK 3:

- Instruction-bus drivers of the ICC are disabled.
- ROM Disable (RD) pin is cleared (low) enabling the program memory which resumes control of the Instruction bus.

#### **Return Operation**

When the interrupt service routine or subroutine is completed, the RETURN instruction initiates the following sequence of events:

From the rising edge of MCLK 1:

- Interrupts are temporarily inhibited through third MCLK cycle.
- HALT output is driven low to stop MicroController for one instruction cycle.
- RD output is set high to disable program memory.

From the rising edge of MCLK 2:

- HALT output is driven high (cleared).
- A JMP instruction to address stored at top of LIFO stack is forced onto the Instruction bus by the ICC. (The stack is popped.)

From the rising edge of MCLK 3:

- Instruction-bus drivers of the ICC are disabled.
- RD is cleared enabling the program memory.
- If returning from an interrupt service routine (condition recorded in extra stack bit) the interrupt mask is cleared; otherwise the mask remains unaffected.

Once the preceding return actions are completed, the 8X305 MicroController will resume execution of the instruction at the return address.

## APPLICATION HINTS

- When programming an interrupt service routine or subroutine, certain system operations typically need to be considered. In many interrupt-driven systems, a handshake signal is required to acknowledge the servicing of an interrupt request. The acknowledge signal may be transmitted by the interrupt service routine using a standard I/O port from the 8X300 Family.
- If the user wants to allow a higher priority interrupt request to interrupt a service routine, then the CLEAR MASK instruction should be programmed (perhaps after completing any critical operations)
- For both service routines and subroutines, the user may need to save the contents of some or all of the working registers of the MicroController so that operation of the main program is not upset. Registers may be written out to a working storage RAM such as 8X350 near the beginning of the routine, and restored from RAM just before returning to the main program.
- Certain subroutine calling techniques may be used to increase the efficiency of the user program. As shown in the following examples, a subroutine can automatically be repeated two, three or four times, if desired, without programming a loop.

| SUBROUTINE A                                                                                                                                                                                                        | UTOMATICALL | Y EXECUTES TWICE       |                                                                          |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------|--------------------------------------------------------------------------|--|--|--|--|
| SUBROUTINE A<br>Address<br>X (even)<br>X+1 (odd)<br>•<br>•<br>SUBROUTINE A<br>X (odd)<br>X+1 (even)<br>X+2 (odd)<br>•<br>•<br>SUBROUTINE A                                                                          |             |                        | Instruction                                                              |  |  |  |  |
| SUBROUTINE AL<br>Address<br>X (even)<br>X+1 (odd)<br>•<br>•<br>SUBROUTINE AL<br>X (odd)<br>X+1 (even)<br>X+2 (odd)<br>•<br>•<br>SUBROUTINE AL<br>X (even)<br>X+1 (odd)<br>X+1 (odd)<br>X+2 (even)<br>X+3 (odd)<br>• | SUBR2       | MOVE R3,R3             | Push X+1 onto stack                                                      |  |  |  |  |
| X+1 (odd)                                                                                                                                                                                                           |             | (start of subroutine)  |                                                                          |  |  |  |  |
| •                                                                                                                                                                                                                   |             | •                      |                                                                          |  |  |  |  |
| •                                                                                                                                                                                                                   |             | •                      |                                                                          |  |  |  |  |
|                                                                                                                                                                                                                     |             | MOVE R6,R6             | RETURN — First time jumps to X+1, second time jumps back to main program |  |  |  |  |
| SUBROUTINE A                                                                                                                                                                                                        | UTOMATICALL | Y EXECUTES THREE TIMES |                                                                          |  |  |  |  |
| X (odd)                                                                                                                                                                                                             | SUBR3       | MOVE R3,R3             | Push X+2 onto stack                                                      |  |  |  |  |
| X+1 (even)                                                                                                                                                                                                          |             | MOVE R3,R3             | Push X+2 onto stack                                                      |  |  |  |  |
| X+2 (odd)                                                                                                                                                                                                           |             | (start of subroutine)  |                                                                          |  |  |  |  |
| •                                                                                                                                                                                                                   |             | •                      |                                                                          |  |  |  |  |
| •                                                                                                                                                                                                                   | L           | •                      |                                                                          |  |  |  |  |
| SUBROUTINE A                                                                                                                                                                                                        | UTOMATICALL | Y EXECUTES FOUR TIMES  |                                                                          |  |  |  |  |
| X (even)                                                                                                                                                                                                            | SUBR4       | MOVE R3,R3             | Push X+1 onto stack                                                      |  |  |  |  |
| X+1 (odd)                                                                                                                                                                                                           |             | MOVE R3,R3             | Push X+3 onto stack                                                      |  |  |  |  |
| X+2 (even)                                                                                                                                                                                                          |             | NOP                    |                                                                          |  |  |  |  |
| X+3 (odd)                                                                                                                                                                                                           |             | (start of subroutine)  |                                                                          |  |  |  |  |
| •                                                                                                                                                                                                                   |             | •                      |                                                                          |  |  |  |  |
| •                                                                                                                                                                                                                   |             | •                      |                                                                          |  |  |  |  |

 In a manner similar to the MicroController multi-way branch technique, one of several subroutines can be selected according to an index value.

| Address<br>X (odd)<br>X+1 (even)<br>X+2 (odd)<br>•<br>•<br>(any) | Instruction    |                             |  |  |  |  |
|------------------------------------------------------------------|----------------|-----------------------------|--|--|--|--|
| X (odd)                                                          | MOVE R3,R3     | Push X+2 onto stack         |  |  |  |  |
| X+1 (even)                                                       | XEC TABLE (R1) | Execute JMP at TABLE + (R1) |  |  |  |  |
| X+2 (odd)                                                        | (any)          | Subroutine returns here     |  |  |  |  |
| •                                                                | •              |                             |  |  |  |  |
| •<br>(any)                                                       | TABLE JMP SUB0 | Call SUB0 if R1 = 0         |  |  |  |  |
|                                                                  | JMP SUB1       | Call SUB1 if R1 = 1.        |  |  |  |  |
|                                                                  | •              |                             |  |  |  |  |

## DC ELECTRICAL CHARACTERISTICS

# $\begin{array}{l} \mbox{COMMERCIAL: } V_{CC} = 5.0 \ V \ (\pm 5\%); \ 0^{\circ} \ C \leq T_A \leq 70^{\circ} \ C \\ \mbox{MILITARY: } V_{CC} = 5.0 \ V \ (\pm 10\%); \ T_A \geq -55^{\circ} \ C \\ \ T_C \leq 125^{\circ} \ C \end{array}$

## ABSOLUTE MAXIMUM RATINGS

| Parameter                            | Rating | Unit | Parameter                      | Rating      | Unit |
|--------------------------------------|--------|------|--------------------------------|-------------|------|
| V <sub>CC</sub> Power supply voltage | +7     | V DC | Vo Off-state output voltage    | +5.5        | V DC |
| V <sub>IN</sub> Input voltage        | +5.5   | V DC | TSTG Storage temperature range | -65 to +150 | °C   |

|     |                              |                                                      | <u> </u>                  | (Co | Limits<br>(Commercial) |      |     | Limits<br>(Military) |      |      |
|-----|------------------------------|------------------------------------------------------|---------------------------|-----|------------------------|------|-----|----------------------|------|------|
|     | Parameter                    | Test Condition                                       | าร                        | Min | Тур                    | Max  | Min | Тур                  | Max  | Unit |
| Vін | High Level Input Voltage     |                                                      |                           | 2.0 |                        |      | 2.0 |                      |      | V    |
| VIL | Low Level Input Voltage      |                                                      |                           |     |                        | 0.8  |     |                      | 0.8  | v    |
| Vон | High Level Output Voltage    | Vcc = Min.; Io                                       | н = −1.0 mA               | 2.4 |                        |      | 2.4 |                      |      | V    |
| Va  |                              | V <sub>CC</sub> = Min. CC                            | DMMERCIAL:<br>_ = 8 mA    |     |                        | 0.55 |     |                      |      |      |
| VOL |                              |                                                      | LITARY:<br>_ = 4.25 mA    |     |                        |      |     |                      | 0.55 |      |
| VcL | Input Clamp-Diode Voltage    | Vcc = Min; IcL                                       | _ = −10 mA                |     |                        | -1.5 |     |                      | -1.5 | V    |
| ιн  | High Level Input Current     | Vcc = Max; Vi                                        | н = 2.7 V                 |     |                        | 100  |     |                      | 100  | μΑ   |
| lı∟ | Low Level Input Current      | Vcc = Max; Vi                                        | L = 0.4 V                 |     |                        | -550 | Γ   |                      | -700 | μA   |
| los | Short Circuit Output Current | Vcc = Max; Vc                                        | p = 0 V                   | -15 |                        | -80  | -15 |                      | -80  | mA   |
|     |                              | V <sub>CC</sub> = Max; I <sub>0</sub> -              | -I <sub>15</sub> = High-Z |     |                        |      |     |                      |      |      |
|     |                              | $T_A = 0^{\circ} C^{(2)}$                            |                           |     |                        | 200  |     |                      |      |      |
| Icc | Supply Current               | $T_{A} = 70^{\circ} C$ $T_{A} = -55^{\circ} C^{[2]}$ |                           |     |                        | 185  |     |                      |      | mA   |
|     |                              |                                                      |                           |     |                        |      |     |                      | 230  |      |
|     |                              | $T_C = 125^\circ C$                                  |                           |     |                        |      |     |                      | 170  |      |

## AC ELECTRICAL CHARACTERISTICS

COMMERCIAL: V\_{CC} = 5.0 V (±5%); 0° C  $\leq$  T\_A  $\leq$  70° C

LOADING: See TEST LOADING CIRCUITS

MILITARY:  $V_{CC} = 5.0 \text{ V} (\pm 10\%)$ ;  $T_A \ge -55^{\circ} \text{ C}$  $T_C \le 125^{\circ} \text{ C}$ 

3-101

|              | Parameter       | References        |                   |                                 | Limits<br>(Commercial) |     |     | Limits<br>(Military) |     |     |      |
|--------------|-----------------|-------------------|-------------------|---------------------------------|------------------------|-----|-----|----------------------|-----|-----|------|
|              |                 | From              | То                | Test Conditions                 | Min                    | Тур | Max | Min                  | Тур | Max | Unit |
| Pulse        | Widths:         |                   |                   |                                 |                        |     |     |                      |     |     |      |
| twiн         | Interrupt High  | †INT <sub>i</sub> | ↓INT <sub>i</sub> |                                 | 30                     |     |     | 30                   |     |     | ns   |
| twi∟         | Interrupt Low   | ↓INTi             | †INT <sub>i</sub> |                                 | 35                     |     |     | 35                   |     |     | ns   |
| twмн         | MCLK High       | †MCLK             | <b>IMCLK</b>      | For all Functions               | 40                     |     |     | 47                   |     |     | ns   |
| Propa        | gation Delays:  |                   |                   |                                 |                        |     |     |                      |     |     |      |
| <b>t</b> PRH | RD High         | MCLK              | †RD               | Interrupt or Return             |                        |     | 70  |                      |     | 75  | ns   |
| <b>t</b> PRL | RD Low          | <b>†</b> MCLK     | <b>I</b> RD       | Interrupt or Return             |                        |     | 15  |                      |     | 17  | ns   |
| <b>t</b> PHL | HALT Low        | †MCLK             | HALT              | Interrupt or Return             |                        |     | 70  |                      |     | 87  | ns   |
| tрнн         | HALT High       | <b>†</b> MCLK     | <b>†HALT</b>      | Interrupt or Return             |                        |     | 65  |                      |     | 75  | ns   |
| tpsh         | Stack Full High |                   | †STF              | Interrupt or Subroutine<br>Call |                        |     | 105 |                      |     | 105 | ns   |
| tPSL         | Stack Full Low  | <b>İMCLK</b>      | <b>I</b> STF      | Return or Reset                 |                        |     | 110 |                      |     | 115 | ns   |

8X310

## AC ELECTRICAL CHARACTERISTICS (CONTINUED)

|                                   |                                                           | References    |                   |                                         | Limits<br>(Commercial) |     |     | Limits<br>(Military) |     |     |      |
|-----------------------------------|-----------------------------------------------------------|---------------|-------------------|-----------------------------------------|------------------------|-----|-----|----------------------|-----|-----|------|
|                                   | Parameter                                                 | From          | То                | Test Conditions                         | Min                    | Тур | Max | Min                  | Тур | Max | Unit |
| Setup<br>tsiH                     | Times:<br>Interrupt Input Setup <sup>[3]</sup>            | finti         | †MCLK             |                                         | 35                     |     |     | 35                   |     |     | ns   |
| tsa                               | Address Setup                                             | A0-A13        | †MCLK             | Interrupt, Subroutine<br>Call, or Reset | 0                      |     |     | 0                    |     |     | ns   |
| tsc                               | Instruction Setup <sup>[5]</sup>                          | l0-15         | <b>#MCLK</b>      | All Commands                            | Note<br>5              |     |     | Note<br>5            |     |     | ns   |
| tsp                               | Interrupt Disable<br>Setup <sup>[3]</sup>                 | ID            | <b>†</b> MCLK     |                                         | 30                     |     |     | 30                   |     |     | ns   |
| Hold and Reset Recovery<br>Times: |                                                           |               |                   |                                         |                        |     |     |                      |     |     |      |
| tHIL                              | Interrupt Low Input<br>Hold <sup>[3]</sup>                | †MCLK         | †INT <sub>i</sub> |                                         | 15                     |     |     | 15                   | Į   |     | ns   |
| tha                               | Address Hold                                              | <b>#MCLK</b>  | A0-13             | Subroutine Call or Reset                | 75                     |     |     | 90                   |     |     | ns   |
| tнc                               | Instruction Hold                                          | <b>#MCLK</b>  | lo-15             | All Commands                            | 55                     |     |     | 55                   |     |     | ns   |
| tHD                               | Interrupt Disable Hold <sup>[3]</sup>                     | <b>†</b> MCLK | ID                |                                         | 25                     |     |     | 25                   |     |     | ns   |
| tRI                               | Interrupt Reset<br>Recovery <sup>[4]</sup>                | <b>†</b> MCLK | †INT <sub>i</sub> | Reset or Cancel<br>Command              | 70                     |     |     | 70                   |     |     | ns   |
| Outpu<br>toec                     | It Enable/Disable Delays:<br>Instruction Output<br>Enable | †MCLK         | I0-15             | Interrupt or Return                     |                        |     | 70  |                      |     | 87  | ns   |
| topc                              | Instruction Output<br>Disable                             | †MCLK         | l0–15             | Interrupt or Return                     |                        |     | 40  |                      |     | 47  | ns   |

#### Notes:

1. All electrical characteristics are guaranteed after power is applied and thermal equilibrium has been reached.

2. The 200 and 230 milliampere values are worst case over the entire temperature range for the Commercial and Military parts, respectively.

3. Parameters tsiH, tHIL, TSD, and tHD are used only to determine whether an interrupt request will be serviced during the current or a subsequent instruction cycle. The INT<sub>i</sub> and ID inputs are asynchronous and transitions on either input may safely occur at any time with respect to MCLK. A low-to-high transition on INT<sub>i</sub> occurring after tsiH and before tHIL means only that it cannot be determined for sure whether or not the interrupt request will be honored during the current instruction cycle. Similarly, transitions on ID between tsp and Hp make it uncertain as to whether or not masking applies during the current instruction cycle.

- 4. When clearing interrupt requests (including a reset operation), any new low-to-high transitions appearing at the INT<sub>j</sub> inputs that occur before tri risk being cleared and therefore ignored; however, any transition after tri is certain to be latched.
- COMMERCIAL: tsc (minimum) = 15 ns tpRL (actual). MILITARY: tsc (minimum) = 17 ns — tpRL (actual). (The required instruction enable time for the program memory depends on the sum of the tpRL and tsc.)

## TEST SETUPS



## TIMING DIAGRAMS



## TIMING DIAGRAMS (Continued)

