# 54LS295A/DM74LS295A 4-Bit Shift Register with TRI-STATE® Outputs # **General Description** The 'LS295A is a 4-bit shift register with serial and parallel synchronous operating modes, and independent TRI-STATE output buffers. The Parallel Enable input (PE) controls the shift-right or parallel load operation. All data transfers and shifting occur synchronous with the HIGH-to-LOW clock transition. The TRI-STATE output buffers are controlled by an active HIGH Output Enable input (OE). Disabling the output buffers does not affect the shifting or loading of input data, but it does inhibit serial expansion. The device is fabricated with the Schottky barrier diode process for high speed. ## **Features** - Fully synchronous serial or parallel data transfers - Negative edge-triggered clock input - Parallel enable mode control input - TRI-STATE bussable output buffers # **Connection Diagram** ### **Dual-in-Line Package** TL/F/10183-1 Order Number 54LS295ADMQB, 54LS295AFMQB, DM74LS295AM or DM74LS295AN See NS Package Number J14A, M14A, N14A or W14B # **Logic Symbol** | Pin Names | Description | |-----------|---------------------------------------------| | PE | Parallel Enable Input (Active HIGH) | | DS | Serial Data Input | | P0-P3 | Parallel Data Inputs | | OE | TRI-STATE Output Enable Input (Active HIGH) | | CP | Clock Pulse Input (Active Falling Edge) | | 00-03 | TRI-STATE Outputs | ## **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range Storage Temperature Range -65°C to +150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. # **Recommended Operating Conditions** | Symbol | Parameter | 54LS295A | | | DM74LS295A | | | Units | |------------------------------------------|---------------------------------------------------------------------------|----------|-----|------|------------|-----|------|-------| | Symbol | - i didiliotoi | | Nom | Max | Min | Nom | Max | Oints | | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | High Level Input Voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | | | 0.7 | | | 0.8 | V | | V <sub>OH</sub> | High Level Output Current | | | -1.0 | , | | -2.6 | mA | | loL | Low Level Output Current | | | 4 | | | 8 | mA | | T <sub>A</sub> | Free Air Operating Temperature | -55 | | 125 | 0 | | 70 | °C | | t <sub>s</sub> (H) | Setup Time HIGH or LOW<br>D <sub>S</sub> , P <sub>n</sub> to CP | 20<br>20 | | | 20<br>20 | | | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold Time HIGH or LOW<br>D <sub>S</sub> , P <sub>n</sub> to <del>CP</del> | 10<br>10 | | | 10<br>10 | | | ns | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup Time HIGH or LOW<br>PE to CP | 20<br>20 | | | 20<br>20 | | | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold Time HIGH or LOW<br>PE to CP | 0 | | | 0 | | | ns | | t <sub>w</sub> (L) | CP Pulse Width LOW | 20 | | | 20 | | | ns | # Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Units | |-----------------|--------------------------------------|------------------------------------------------------------------------------|--------------------------------------|-----|-----------------|------|-------| | VI | Input Clamp Voltage | $V_{CC} = Min, I_I = -18 \text{ mA}$ | $V_{CC} = Min, I_I = -18 \text{ mA}$ | | | -1.5 | ٧ | | V <sub>OH</sub> | High Level Output | $V_{CC} = Min, I_{OH} = Max,$ | 54LS | 2.4 | | | V | | | Voltage | V <sub>IL</sub> = Max | DM74 | 2.4 | | | | | V <sub>OL</sub> | Low Level Output | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max, | 54LS | | | 0.4 | V | | | Voltage | V <sub>IH</sub> = Min | DM74 | | | 0.5 | | | | | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = Min | DM74 | | | 0.4 | | | lį | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 10V$ | | | | 0.1 | mA | | l <sub>IH</sub> | High Level Input Current | $V_{CC} = Max, V_1 = 2.7V$ | | | | 20 | μΑ | | [IL | Low Level Input Current | $V_{CC} = Max, V_1 = 0.4V$ | | | | -0.4 | mA | | los | Short Circuit | V <sub>CC</sub> = Max | 54LS | -20 | | -100 | mA | | | Output Current | (Note 2) | DM74 | -20 | | -100 | 11/5 | | Іссн | Supply Current<br>Outputs ON | $V_{CC} = Max, P_n = GND$<br>PE, DS, OE = 4.5V, $\overline{CP} = \sum$ | | | | 23 | mA | | Outputs OFF | | $V_{CC} = Max$ , PE, DS = 4.5V<br>P <sub>n</sub> , OE, $\overline{CP} = GND$ | | | | 25 | mA | Electrical Characteristics (Continued) over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 1) | Max | Units | |------------------|-----------------------------------------------------------------------|------------------------------------------------------------|-----|-----------------|-----|-------| | lozh | Off-State Output Current<br>with High Level Output<br>Voltage Applied | $V_{CC} = Max, V_O = 2.7V$ $V_{IH} = Min, V_{IL} = Max$ | | | 20 | μΑ | | l <sub>OZL</sub> | Off-State Output Current<br>with Low Level Output<br>Voltage Applied | $V_{CC} = Max, V_O = 0.4V$<br>$V_{IH} = Min, V_{IL} = Max$ | | | -20 | μΑ | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25$ °C. Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second. Switching Characteristics $V_{CC}=+5.0V$ , $T_A=+25^{\circ}C$ (See Section 3 for waveforms and load configurations) | | | 54, | /74LS | | | |--------------------------------------|-------------------------------------------|-------------------|----------|-----|--| | Symbol | Parameter | $R_L = 2 k\Omega$ | Units | | | | | | Min | Max | 1 | | | f <sub>max</sub> | Maximum Shift Frequency | 30 | | MHz | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>CP to Q <sub>n</sub> | | 30<br>26 | ns | | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time | | 18<br>20 | ns | | | t <sub>PHZ</sub> | Output Disable Time | | 24<br>20 | ns | | # **Functional Description** This device is a 4-bit shift register with serial and parallel synchronous operating modes. It has a Serial Data (D<sub>S</sub>) and four Parallel Data (P0–P3) inputs and four parallel TRI-STATE output buffers (O0–O3). When the Parallel Enable (PE) input is HIGH, data is transferred from the Parallel Data inputs (P0–P3) into the register synchronous with the HIGH-to-LOW transition of the Clock ( $\overline{\text{CP}}$ ). When the PE is LOW, a HIGH-to-LOW transition on the clock transfers the serial data on the D<sub>S</sub> input to the register Q0, and shifts data from Q0 to Q1, Q1 to Q2 and Q2 to Q3. The input data and parallel enable are fully edge-triggered and must be stable only one setup time before the HIGH-to-LOW clock transition. The TRI-STATE output buffers are controlled by an active HIGH Output Enable input (OE). When the OE is HIGH, the four register outputs appear at the O0-O3 outputs. When OE is LOW, the outputs are forced to a high impedance OFF state. The TRI-STATE output buffers are completely independent of the register operation, i.e., the input transitions on the OE input do not affect the serial or parallel data transfers of the register. If the outputs are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. Designers should ensure that Output Enable signals to TRI-STATE devices whose outputs are tied together are designed so there is no overlap. ### **Mode Select Table** | Operating | Inputs | | | Outputs | | | | | |---------------|--------|----|--------|---------|----|----------|----------------------------------|----------------------------------| | Mode | PE | CP | Ds | Pn | Q0 | Q1 | Q2 | Q3 | | Shift Right | 1 | // | l<br>h | X<br>X | L | qo<br>qo | q <sub>1</sub><br>q <sub>1</sub> | q <sub>2</sub><br>q <sub>2</sub> | | Parallel Load | h | ~ | Х | pn | p0 | p1 | p2 | рЗ | \*The indicated data appears at the Q outputs when OE is HIGH. When OE is LOW, the indicated data is loaded into the register, but the outputs are all forced to the high impedance OFF state. $p_{n}\left(q_{n}\right)=$ Lower case letters indicate the state of the referenced input (or output) one set-up time prior to the HIGH-to-LOW clock transition. I = LOW Voltage Level one set-up time prior to the HIGH-to-LOW clock transition. $h = \mbox{HIGH}$ Voltage Level one set-up time prior to the HIGH-to-LOW clock transition. H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial # **Logic Diagram**